

# DP83922A Twisted Pair Transceiver Interface (TPI)

# **General Description**

The DP83922A Twisted Pair Transceiver is used to connect IEEE 802.3 stations and repeaters to a twisted-pair cable medium. It integrates all the transceiver medium attachment unit (MAU) functions as specified in the IEEE 802.3 10BASE-T standard.

The DP83922A contains a full AUI interface, which makes it ideal for use both in stand-alone and integrated MAU applications. The DP83922A's primary functional blocks include transmitter, receiver, collision detection, jabber timer, link test, and SQE test (CD Heartbeat) with a disable pin for repeater applications.

The DP83922A also provides display outputs that directly drive LEDs to indicate status for all MAU functions. The TPI indicates receive and transmit activity, jabber and collision indication, and link (cable connectivity) status.

The DP83922A is part of a chip set that implements the complete IEEE802.3 10BASE-T compatible network electronics. In node applications, it can be used with the DP83910 Serial Network Interface (SNI) and the DP8390 Network Interface Controller (NIC) or the DP83932 SONICTM. The TPI may also be used in repeater applications.

# **Features**

- Compatible with IEEE802.3 10BASE-T standard
- Integrates transceiver electronics, including:
  - Transmitter
  - Receiver
  - Collision Detection
  - CD Heartbeat
  - Jabber Timer
  - Link Integrity Test
- Link disable enables operation with pre-standard 10BASE-T twisted pair implementations
- Fully AUI compatible interface for both stand-alone and embedded MAU applications
- Programmable transmit and equalization levels
- Complete differential transmit and receive path for optimum jitter performance
- Transmit output waveform shaping reduces filter requirements
- Status LED Outputs
  - Link, Transmit, Receive, Jabber, and Collision
- 24-pin narrow DIP package

# System Diagrams

# ATTACHMENT UNIT INTERFACE TO DIE Stand-Alone Twisted Pair MAU TO HUB DP83922A TRANSCEIVER INTERFACE N

TL/F/10490-1

# Node with Integrated Twisted Pair MAU



# **Connection Diagram**



TL/F/10490-3

Order Number DP83922AN See NS Package Number N24C

# **Pin Description**

| Pin<br>No. | Pin Name                               | 1/0         | Description                                                                                                                                                                                                                                                                                                     |
|------------|----------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24      | GND                                    | _           | Ground Supply Pin                                                                                                                                                                                                                                                                                               |
| 2          | JBLED                                  | 0           | Jabber LED: This output indicates that the DTE or repeater transmitting into the $TX \pm is$ jabbering (transmitting an excessively long packet). This is indicated when this output is low. This information may be displayed using a Light Emitting Diode (LED).                                              |
| 3 4        | CD+, (CI+)<br>CD-, (CI-)               | O<br>(AUI*) | Collision Output: Balanced differential line driver outputs. The 10 MHz signal from the internal oscillator is transferred to these outputs in the event of collision, excessive transmission (jabber), or during SQE Test. These outputs are emitter followers and require external pulldown resistors to GND. |
| 5<br>6     | RX+, (DI+)<br>RX-, (DI-)               | O<br>(AUI)  | Receive Output: Balanced differential line driver outputs from the TPI's receiver. These outputs are also emitter followers and require pulldown resistors to GND.                                                                                                                                              |
| 7          | Vcc                                    | _           | Positive 7V Supply: A 0.1 $\mu$ F ceramic decoupling capacitor must be connected across GND and V <sub>CC</sub> as close to the device as possible.                                                                                                                                                             |
| 8<br>9     | TX+, (DO+)<br>TX-, (DO-)               | (AUI)       | Transmit Input: Balanced differential inputs to the twisted pair transmitter. The common mode voltage for these inputs is set internally and must not be externally biased.                                                                                                                                     |
| 10         | COL/HBE                                | 1/0         | Collision LED/Heartbeat Enable: This dual-function pin disables the Heartbeat (SQE test) function when it is tied to GND. When connected to V <sub>CC</sub> through an LED and series resistor, this output indicates that a collision is occurring.                                                            |
| 11<br>12   | R <sub>TIM+</sub><br>R <sub>TIM-</sub> | I           | Timing Resistor Pins: A resistor is connected across these pins. This resistor is used to set the timing reference for the device.                                                                                                                                                                              |
| 13         | R <sub>COM</sub>                       | ı           | Common Resistor Input: Resistors are attached to this pin. This input is the common reference point for the $R_{RTH}$ , $R_{TX}$ , and $R_{EQ}$ .                                                                                                                                                               |
| 14         | R <sub>RTH</sub>                       | I           | Receiver Threshold Resistor: A resistor attached to this pin sets the threshold of the twisted pair receiver squelch circuit.                                                                                                                                                                                   |

\*AUI-Pins connect to Attachment Unit Interface.

# Pin Description (Continued)

| Pin<br>No. | Pin Name                           | 1/0        |                                                                                                                                                                                                                                                                                                | Description                                                                                                                                            |  |  |  |
|------------|------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15<br>16   | R <sub>TX</sub><br>R <sub>EQ</sub> | l          | Transmit Level Resistor<br>Equalization Resistor                                                                                                                                                                                                                                               | Resistors connected to these pins are<br>used to determine the transmit<br>levels for the equalized output.                                            |  |  |  |
| 17         | TXLED                              | 0          | from the TPI. When the transi                                                                                                                                                                                                                                                                  | oes low when valid transmissions are output<br>mitter is disabled due to a Jabber or link fault<br>®). This can be used to drive a status LED.         |  |  |  |
| 18<br>19   | TXO+ (TD+)<br>TXO- (TD-)           | O<br>(TP*) | allow external resistors and fi                                                                                                                                                                                                                                                                | outs: Balanced differential current drivers that<br>lter network to determine the output<br>e operation of these outputs can be found in               |  |  |  |
| 20         | RXLED                              | 0          | Receive LED: This output go can be used to drive a status                                                                                                                                                                                                                                      | es low when data is received by the TPI. This<br>LED.                                                                                                  |  |  |  |
| 21         | GDLNK                              | 1/0        | pulses by going low. This info<br>Emitting Diode (LED). When t                                                                                                                                                                                                                                 | n pin indicates successful reception of link<br>ormation may be displayed using a Light<br>this pin is tied to ground the link generator,<br>disabled. |  |  |  |
| 22<br>23   | RXI+ (RD+)<br>RXI- (RD-)           | (TP)       | and link receive state logic is disabled.  Twisted Pair Receive Inputs: These high impedance inputs feed a differential amplifier which then transmits the signal differentially along the receive path. The common mode voltage for these inputs is set internally and should not be altered. |                                                                                                                                                        |  |  |  |

<sup>\*</sup>TP-Pins connect to Twisted Pair Interface.

# **Block Diagram**



# **Functional Description**

The TPI consists of 6 basic functional blocks:

- 1. Receiver: This block receives data from the twisted pair wire and sends it to the DTE (Data Terminal Equipment) via the Attachment Unit Interface (AUI). In the block diagram this section is composed of the RXI ± input receiver, receive squelch, the MUX and the RXI output driver.
- Transmitter: This accepts data from the DTE connected via the AUI and transmits it onto the twisted pair cabling. In the block diagram this section is composed of the TX± input receiver, transmit squelch, and the TXO± output driver.
- Collision Detection: This indicates to the DTE that a collision is occurring by transmitting a 10 MHz signal to the DTE. In the block diagram this section consists of the CD/Loopback Control, the 10 MHz oscillator and the CD± output driver.
- Jabber Timer: This disables the transmitter if it was transmitting a longer than legal packet.
- SQE (Signal Quality Error) Test: This is accomplished by the Heartbeat Timer block which generates a short burst of collision signal after every transmission.
- Link Test: This block consists of the Link Pulse Generator and Link Detector. This block checks the integrity of the cable connecting two twisted pair MAUs.

### **RECEIVE FUNCTION**

### **Receive Path**

The receive path logic consists of the twisted pair receiver, loopback multiplexer, and AUI driver. From input to output the receive path is fully differential and both RX+ and RX- are matched. This provides low signal skews and jitter.

After the received signal passes through the differential input buffer, it enters the loopback multiplexer. The multiplexer routes either the received data or transmit data to the RX $\pm$  pins. When the TPI is receiving valid data from the twisted pair cable, this data is sent to RX $\pm$  outputs.

The multiplexer output is enabled by the CD/loopback control block. This block will enable data to the receiver's driver when receive squelch is turned off. (i.e., when valid data is present on RXI $\pm$ ). In addition, the RX $\pm$  outputs have internal 5 k $\Omega$  pull-down resistors. These resistors eliminate the need for external pull downs when the TPI is located near the ENDEC.

The differential RX $\pm$  line driver provides ECL compatible signals to the DTE with typically 3 ns rise and fall times. In its idle state, these outputs go to differential zero to prevent DC standing current in the isolation transformer.

### **Receive Squelch**

The DP83922A implements an intelligent receive squelch intended to ensure external noise that appears on the receiver's inputs is not mistaken for a valid signal. This squelch uses a combination of amplitude and timing measurements to determine when to enable the receive circuitry. The operation of the squelch is as follows: An input signal must first exceed the input voltage threshold for typically 20 ns, and then typically within 150 ns later it must exceed the opposite input threshold for the same 20 ns duration. Finally the signal must exceed the original threshold within

typically 150 ns after the last threshold detection time in order to turn off the receiver squelch and enable the receive circuitry. This is shown in the following illustration.



TL/F/10490-5

The voltage threshold level of the receive squelch is set by an external resistor,  $R_{RTH}.$  There are two levels, one level to enable the receiver  $(V_{Rofl}),$  and a second smaller level to disable the receiver  $(V_{Rofl}),$  providing hystersis.  $V_{Ron}$  is one third the voltage across the  $R_{RTH}$  resistor  $(V_{RTH}).$   $V_{RTH}$  is given by:

$$V_{RTH} = \left(\frac{I_{TX(out)}}{48}\right) R_{RTH}$$

where  $I_{TX(out)}$  is the total transmit current set by  $R_{TX}$  and  $R_{EQ}$  (see the description of the transmit function that follows). This equation can be rewritten in terms of  $R_{TX}$  and  $R_{EQ}$  as follows:

$$V_{RTH} = 1.245 \left( \frac{1}{R_{TX}} + \frac{1}{2R_{EQ}} \right) R_{RTH}.$$

 $V_{Roff}$  is equal to half of  $V_{Ron}.$  This adds hysterisis to the squelch circuit making it more reliable, especially in noisy environments.

Note that the receive threshold voltage is dependent on transmit output levels. It is therefore recommended to design the transmit section first, then choose the R<sub>RTH</sub> resistor value.

### TRANSMIT FUNCTION

### **Transmit Path**

The transmitter has a differential input (TX $\pm$ ) and a differential open collector current driver (TXO $\pm$ ). From input to output the transmit path is fully differential and both TX $\pm$  and TX $\pm$  are matched. This provides low signal skews and jitter. The differential input common mode voltage is established by the TPI and should not be altered by external circuitry. Either transformer or capacitive coupling of the TX $\pm$  inputs will accomplish this. The general transmit waveform is shown below.

On the TX $\pm$  inputs the transmitter squelch circuit rejects signals with pulse widths less than 20 ns typically, or with levels that are less than -175 mV. The transmitter turns off at the end of the packet if the signal stays higher than -175 mV for more than approximately 150 ns.

The transmitter differential outputs when coupled through a 2:1 pulse transformer can meet all the 10BASE-T output level specifications.

# Functional Description (Continued)

Simplified Transmitter Differential Output



TL/F/10490-6

The transmitter differential outputs, when coupled through a 2:1 pulse transformer, can meet all the 10Base-T output levels specifications defined by IEEE.

As is shown in simplified form, the TXO $\pm$  is a differential current mode output. This output integrates the equalization and wave shaping circuitry to pre-filter the output waveform. The driver level and equalization are externally programmable. Driver output current levels of the DP83922A are set by a built-in bandgap reference and two external resistors, R<sub>TX</sub>. R<sub>EQ</sub>. These two resistors set the output current for both the maximum and equalized portions of the output waveform. Controlled rise and fall times of the driver output circuits minimize the higher harmonic components, and therefore ease external filtering requirements. The rise and fall times are also matched to minimize jitter.

The relationship of the  $R_{TX}$  and  $R_{EQ}$  resistor values to the output current are:

$$\begin{split} I_{TX(out)} &= \frac{59.76}{R_{TX}} + \frac{29.88}{R_{EQ}} \, \text{mA} \\ I_{EQ(out)} &= \frac{59.76}{R_{TX}} - \frac{29.88}{R_{EQ}} \, \text{mA} \end{split}$$

Note: Above resistor values are in  $k\Omega$ .

# TXO ± Transmit Output Current Waveform



TL/F/10490-7

As can be seen above the transmit output will first go to an output current level set by the sum of the currents set by the  $R_{TX}$  and  $R_{EQ}$  resistor, and if the waveform is wider than 50 ns, the output current will drop to a value set by the difference between the currents set by  $R_{TX}$  and  $R_{EQ}$  resistors. Due to the tight IEEE output level specifications it is recommended to use 1% resistors for  $R_{TX}$  and  $R_{EQ}$ .

For each TXO output, the output current from the TXO  $\pm$  outputs will generate a voltage across Rp, the pulse transformer, and the twisted pair line impedance. The approximate equation for the single ended maximum output voltage output on the primary side (chip side) of the transformer is shown below:

(Note: The equations calculate the TPI's output voltage from the output pin to ground.)

$$V_{TXOUT} = \frac{I_{TX}}{2} \left( R_P || \frac{R'_L}{2} \right)$$

For the equalized single ended output voltage (the  $\parallel$  operator is the parallel resistor combination):

$$V_{\text{EQOUT}} = \frac{I_{\text{EQ}}}{2} \left( R_{\text{P}} || \frac{R'_{\text{L}}}{2} \right)$$

Where R<sub>P</sub> is the pullup resistor (typically 200 $\Omega$ ), and R'<sub>L</sub> is the impedance of the twisted pair line as seen through the 2:1 transformer, R'<sub>L</sub> = 4 R<sub>L</sub> (typically 400 $\Omega$ ). For example if I<sub>TX</sub> = 50 mA and I<sub>EQ</sub> = 30 mA, then V<sub>TXOUT</sub> peak is  $\frac{50}{2} \left(100\Omega\right)$  = 2.5V and the V<sub>EQOUT</sub> would be 1.5V.

An example of TXO outputs is shown on the following page. This diagram shows the typical TXO output waveform. This waveform is a 5V peak-to-peak signal centered at V $_{CC}$ . The TXO+ and TXO- feed into the 2:1 transformer and filter, and result in the bottom waveform shown in the figure. The resultant output waveform is a  $\pm 2.5 \text{V}$  differential typical signal per the IEEE standard.



# Functional Description (Continued)



TOP: TXO+ Output voltage waveform measured relative to ground MIDDLE: TXO – Output voltage waveform measured relative to ground BOTTOM: Differential output voltage waveform on TXO+ to TXO –

### **COLLISION FUNCTION**

The collision detection circuitry detects when the TX $\pm$  inputs and the RXI $\pm$  inputs are active simultaneously. This is done by logically ANDing the output of the transmit squelch and the receive squelch blocks. If both squelch indicate valid activity then the collision oscillator is enabled.

The collision circuits output a 10 MHz signal during a collision. The 10 MHz is generated by an internal oscillator. This oscillator is also used as a timebase for other internal functions.

# **HEARTBEAT FUNCTION**

The collision circuits also generate the Heartbeat (SQE Test) signal at the end of every transmission to ensure that the collision circuitry is functioning. The burst of 10 MHz on the collision output occurs typically 1.1  $\mu s$  after the transmission, and has a duration of about 1  $\mu s$ . For repeaters this function can be disabled via the COL/HBE input.

# JABBER TIMER FUNCTION

The Jabber Timer monitors the transmitter and inhibits the transmission if the Transmitter is active for longer than about 50 ms typical. It also enables the collision output for the fault duration. After the fault is removed, the Jabber Timer waits for about 500 ms typical (unjab time) before reenabling the Transmitter. The transmit input must stay inactive during the unjab time.

### **LINK FUNCTION**

The link integrity function consists of two parts, one part generates the link pulses, and the other detects the reception of link pulses. Both the transmission of the link pulse and then monitoring receptions of link pulses can be disabled by grounding the GDLNK pin.

### **Link Detector**

The link detector circuitry is connected to the twisted pair receive circuits, and implements the IEEE 10BASE-T link state diagram. This block checks for the arrival of link pulses from the remote MAU, and if they arrive properly this logic keeps the transmit and receive functions enabled. If the link pulses fail to arrive then the link detector will disable the receive, transmit, collision, and heartbeat functions. When transmitting a packet the DTE is informed of the link failure by not receiving the loopback or the subsequent heartbeat signals from the TPI.

TL/F/10490-18

### **Link Generator**

The link generator is a timer circuit that generates a link pulse by enabling the transmit output drivers. This 100 ns wide pulse will be generated if the transmitter is idle for 16 ms  $\pm 8$  ms. The output of this circuit feeds into the TXO $\pm$  driver circuit.

### STATUS LED LOGIC

To ease the design of external LEDs that indicate to the end user various MAU status functions, the TPI includes 5 LED output drivers on-chip. These outputs are directly derived by the internal circuitry, and they indicate the following status information:

Reception: The RXLED output will go low whenever the receive (RXI±) squelch is disabled (receiver turned on).

Transmission: The TXLED output will go low (lighting the LED) whenever the AUI side transmit ( $TX\pm$ ) squelch is disabled (transmitter turned on). The TXLED output will not go low during link pulse transmission or during a Jabber condition.

# Functional Description (Continued)

Good Link: The GDLNK output will remain low while the Link state machine receives valid link pulses from the remote MAU. If the Link state logic does not properly receive link pulses, then the output will turn off the LED.

Collision: The HBE/COL output will turn on an LED if a collision is detected by the TPI (output goes low). This driver is directly driven by the output of the logical ANDing of the  $TX\pm$  and  $RXI\pm$  squelch.

Jabber: The JBLED output is derived directly from the Jabber timer circuits. The output will go low (light the LED) whenever the TPI has determined that a Jabbering transmission is in progress, and will stay on until the transmit output is re-enabled.

All these LED outputs are driven directly by the internal circuits, and are not delayed or otherwise altered. This feature allows these outputs to be used logically if desired.

# EXTERNAL RECEIVE AND TRANSMIT FILTER DESIGN CONSIDERATIONS

A requirement to interface to the twisted pair cabling is to provide adequate filtering on both the receive and transmit signal lines.

# Three Pole Receive Butterworth Filter (100Ω)



On the receive path, the 10BASE-T standard recommends a filter. A 3 pole Butterworth low pass filter yields acceptable high frequency rejection, for example a filter with the following characteristics may be used:

| 1. 3 dB Cut Off Frequency:       | 15 MHz      |
|----------------------------------|-------------|
| 2. Insertion Loss (5 MHz-10 MHz) | ≤ 1.0 dB    |
| 3. 30 MHz Attenuation:           | 17.5 dB min |

4. I/O Impedance:

100Ω

TL/F/10490-9

5. Return Loss: (5 MHz−10 MHz) ≥ 20 dB

Additionally it may be desirable to add on the input to the pulse transformer a common mode choke to further filter out common mode noise.

# Five Pole Transmit Butterworth Filter (400 $\Omega$ )



On the transmit path there are numerous criteria for selection of the filter. To meet the general requirements a 5 pole Butterworth filter that can meet the following characteristics can be used:

1. 3 dB Cut Off Frequency

15 MHz

2. Insertion Loss: (5 MHz-10 MHz)

≤1.0 dB

3. 30 MHz Attenuation

27 dB Min

4. I/O Impedance

 $400\Omega$ 

5. Return Loss: (5 MHz-10 MHz)

 $\geq$  20 dB

(Including Load Impedances)

The Butterworth filter can be replaced by other filter types should the requirements demand it, but given the equalization-filtering the harmonic content of the TPI's transmit waveform, the filter requirements are reduced compared to pure digital implementations thus simplifying the design.

The transmit output is designed to drive an equivalent  $400\Omega$  impedance. This reduces the power/driver requirements of the transmitter, but also requires a 2:1 windings ratio on the transmit pulse transformer.

# **Integrated Filter Module Vendors**

Several vendors are supplying filter, and transformer components that may be used with the DP83922A. The following companies provide products for use with the DP83922A.

Pulse Engineering P.O. Box 12235

San Diego, California USA

92112

Phone: (619) 268-2400

# Product: PE65423

Belfuse

198 Van Vorst St.

Jersey City, NJ USA

07302

92121

Phone: (201) 432-0463

# Product: 0556-3899-00

Valor Electronics 6275 Nancy Ridge Dr. San Diego, California USA

Phone: (619) 458-1471

Product: PT3884

### PCB LAYOUT CONSIDERATIONS

For heat dissipation purposes, it is recommended that a heat dissipation plane be added to the PCB layout of the TPI. The minimum required plane area should be 0.5 sq. in. This plane should be located on the solder side of the PCB, and can be most conveniently placed directly under the TPI package, between the pins as shown in the following figure. Alternately, the designer may add a heatsink to the top of the chip itself.

### **Ground Dissipation Trace**



Solder Side Layout as Viewed From Component Side



2-41

# **Absolute Maximum Ratings**

(Notes 1 and 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.5V to +9.0V
DC Input Voltage (V<sub>IN</sub>) -0.5V to +9V
Storage Temperature (T<sub>STG</sub>) -65°C to +165°C
Package Power Dissipation (P<sub>D</sub>) 3.5W
Lead Temperature (T<sub>L</sub>) 260°C
(Soldering, 10 seconds)

# **Operating Conditions**

|                                                                            | INT III | max  | Ollita |  |  |  |
|----------------------------------------------------------------------------|---------|------|--------|--|--|--|
| Supply Voltage (V <sub>CC</sub> )                                          | 6.65    | 7.35 | V      |  |  |  |
| Operating Temperature (T <sub>A</sub> )                                    | 0       | + 70 | °C     |  |  |  |
| ESD Tolerance: TBD                                                         |         |      |        |  |  |  |
| $C_{ZAP} = 100 \text{ pF}, R_{ZAP} = 1.5 \text{ k}\Omega \text{ (Note 3)}$ |         |      |        |  |  |  |

# PARAMETRICS DISCLAIMER

The current AC and DC specifications contained in this document are considered target design specifications and may not represent actual guaranteed tested timing parameters. This information represents simulated, as well as limited sampled empirical "bench test" data. Guaranteed specifications will be provided after full device characterization.

Do not use these specifications for final production designs without directly contacting National Semiconductor.

**Electrical Characteristics**  $V_{CC}=7V\pm5\%, R_{TX}=1.78~k\Omega$  0.1%,  $R_{EQ}=3.01~k\Omega$  0.1%,  $R_{RTH}=1.33k$  0.1%,  $R_{TIM}=13~k\Omega$  0.1%,  $T_A=0$ °C -70°C, unless otherwise specified (Note 4)

| Symbol            | Description                                                                                                       | Conditions              | Min   | Max    | Units |
|-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|-------|--------|-------|
| Icc               | Power Supply Current                                                                                              | RX± and CD± Open        |       | 200    | mA    |
| JI                |                                                                                                                   |                         |       |        |       |
| V <sub>ROD1</sub> | Differential Output Voltage (RX±, CD±)                                                                            | Test <i>Figure 1</i>    | ± 550 | ± 1200 | mV    |
| V <sub>ROD2</sub> | Differential Output Voltage (RX±, CD±)                                                                            | Test Figure 2           | ±350  |        | mV    |
| V <sub>TS</sub>   | Transmitter Squelch Threshold (TX±)                                                                               |                         |       | 175    | mV    |
| WISTED PAIF       | RINTERFACE                                                                                                        |                         |       |        |       |
| V <sub>Ron</sub>  | Receive Turn On Threshold (Note 5)                                                                                |                         | 300   | 585    | mV    |
| <sup>r</sup> Roff | Ratio of Receive Squelch Turn Off Threshold to Turn On Threshold $\left(\frac{V_{Roff}}{V_{Ron}}\right)$ (Note 5) |                         | 1.8   | 2.2    |       |
| V <sub>TOD</sub>  | Differential Output Voltage (TXO±) (Note 5)                                                                       |                         | ± 4.4 | ± 5.6  | ٧     |
| RXIN              | Receiver Input Impedance                                                                                          |                         | 10    |        | kΩ    |
| ED OUTPUTS        | , HBE AND GDLNK INPUT                                                                                             |                         |       |        |       |
| V <sub>LOL</sub>  | LED Output Voltage                                                                                                | I <sub>OL</sub> = 10 mA |       | 2.4    | ٧     |
| V <sub>IL</sub>   | HBE, GDLNK Input Low Voltage                                                                                      |                         |       | 0.2    | V     |
| V <sub>IH</sub>   | HBE, GDLNK Input High Voltage                                                                                     |                         | 1.8   |        | V     |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified, all voltages are referenced to ground.

Note 3: Value based on test complying with NSC SOP 5-028 human body model ESD testing using the ETS-910 tester

Note 4: These DC Electrical Characteristics are measured statically, and not under dynamic conditions. 0.1% resistors are used for test purposes. 1% resistors should be used in the end application.

Note 5: This specification is dependent on selection of R<sub>TX</sub>, R<sub>EQ</sub>, and R<sub>RTH</sub> which have not been determined at this time. Typical values for these specifications can be derived from the design equations presented previously in this datasheet.

# 2

# Switching Characteristics $V_{CC} = 7V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$ unless otherwise specified

# **Receiver Specifications**



TL/F/10490-12

| Symbol            | Description                                     | IEEE | Min | Max | Units |
|-------------------|-------------------------------------------------|------|-----|-----|-------|
| t <sub>Rsd</sub>  | Receiver Startup Delay (RXI ± to RX ±) (Note 6) | M1   |     | 800 | ns    |
| t <sub>Roff</sub> | Receiver Turn Off Delay (RXI± to RX±)           |      | 130 | 250 | ns    |
| t <sub>Rd</sub>   | Receiver Propagation Delay (RXI ± to RX±)       | M1   |     | 200 | ns    |
| f <sub>RON</sub>  | Receiver Turn On Frequency<br>(Squelch Disable) |      |     |     | MHz   |

Note 6: t<sub>Rsd</sub> = (Propagation Delay) + (Invalid Bits) + (Bit Loss)

# **Transmitter Specifications**



TL/F/10490-13

| Symbol            | Description                                            | IEEE | Min | Max | Units |
|-------------------|--------------------------------------------------------|------|-----|-----|-------|
| t <sub>Tsd</sub>  | Transmit Startup Delay (TX± to TXO±) (Note 7)          | M2   |     | 500 | ns    |
| t <sub>Ton</sub>  | Transmit Turn On Pulse Width (TX $\pm$ to TXO $\pm$ )  |      | 5   | 40  | ns    |
| t <sub>Toff</sub> | Transmit Turn Off Pulse Width (TX $\pm$ to TXO $\pm$ ) |      | 110 | 200 | ns    |
| t <sub>Td</sub>   | Transmitter Propagation Delay (TX ± to TXO±)           |      |     | 200 | ns    |

Note 7: t<sub>Tsd</sub> = (Propagation Delay) + (Invalid Bits) + (Bit Loss)

# **Loopback Specifications**



| Symbol           | Description                              | IEEE | Min | Max | Units |
|------------------|------------------------------------------|------|-----|-----|-------|
| t <sub>LBd</sub> | Loopback Propagation Delay (TX± to RXI±) |      |     | 100 | ns    |

# **Switching Characteristics** $V_{CC} = 7V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$ unless otherwise specified (Continued)



TL/F/10490-22

| Symbol             | Description                                                               |    | Min | Max | Units |
|--------------------|---------------------------------------------------------------------------|----|-----|-----|-------|
| t <sub>LBsd</sub>  | Loopback Startup Delay (Start of TX $\pm$ to start of RX $\pm$ ) (Note 8) | М9 |     | 700 | ns    |
| t <sub>LBoff</sub> | Loopback Deassert (CD± to RX±)                                            | M5 |     | 900 | ns    |
| tLBon              | Loopback Assert (TX ± to RX ±)                                            | M6 |     | 900 | ns    |

Note 8:  $t_{LBsd}$  = (Propagation Delay) + (Invalid Bits) + (Bit Loss)

# **Collision Specifications**



TL/F/10490-15

| Symbol            | Description              | IEEE | Min | Max  | Units |
|-------------------|--------------------------|------|-----|------|-------|
| tCon              | Collision Turn On Delay  | М3   |     | 900  | ns    |
| t <sub>Coff</sub> | Collision Turn Off Delay | M4   |     | 900  | ns    |
| fcD               | Collision Frequency      |      | 8.5 | 12.5 | MHz   |
| t <sub>CP</sub>   | Collision Pulse Width    |      | 35  | 70   | ns    |

# **Heartbeat Specifications**



| Symbol           | Description                        | IEEE | Min | Max  | Units |
|------------------|------------------------------------|------|-----|------|-------|
| t <sub>Hon</sub> | CD Heartbeat Delay (TX± to CD±)    | M7   | 600 | 1600 | ns    |
| t <sub>Hd</sub>  | CD Heartbeat Duration (CD± to CD±) | М8   | 500 | 1500 | ns    |

# Switching Characteristics $V_{CC} = 7V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$ unless otherwise specified (Continued)

# **Jabber Specifications**



TL/F/10490~17

| Symbol          | Description                                        | IEEE | Min  | Max  | Units |
|-----------------|----------------------------------------------------|------|------|------|-------|
| t <sub>Ja</sub> | Jabber Activation Time<br>(TX ± to TXO ± and CD ±) |      | 20   | 150  | ms    |
| t <sub>Jd</sub> | Jabber Deactivation Time (TX± to TXO± and CD±)     |      | 0.25 | 0.75 | s     |

# **Link Specifications**

| Symbol             | Description                   | IEEE | Min | Max | Units  |
|--------------------|-------------------------------|------|-----|-----|--------|
| t <sub>LP</sub>    | Transmit Link Pulse Spacing   |      | 8   | 24  | ms     |
| t <sub>Lloss</sub> | Received Link Pulse Loss Time |      | 50  | 150 | ms     |
| t <sub>Lmax</sub>  | Received Link Maximum Time    |      | 25  | 150 | ms     |
| t <sub>Ltmin</sub> | Received Link Minimum Time    |      | 2   | 7   | ms     |
| LC                 | Link Count                    |      | 2   | 10  | Pulses |

# **Switching Specifications Test Loads**



**Test Figure 1** 

V<sub>CC</sub> 2000 € 200Ω TXO+ 100Ω TXO-TL/F/10490-20

TXO ± Outputs Test Load

**Test Figure 3** 

 $RX \pm and CD \pm Output Test Load$ 



**Test Figure 2**