December 2013 # FAN6961 Boundary Mode PFC Controller #### **Features** - Boundary Mode PFC Controller - Low Input Current THD - Controlled On-Time PWM - Zero-Current Detection - Cycle-by-Cycle Current Limiting - Leading-Edge Blanking instead of RC Filtering - Low Startup Current: 10 μA Typical - Low Operating Current: 4.5 mA Typical - Feedback Open-Loop Protection - Programmable Maximum On-Time (MOT) - Output Over-Voltage Clamping Protection - Clamped Gate Output Voltage 16.5 V ### **Applications** - Electric Lamp Ballasts - AC-DC Switching Mode Power Converter - Open Frame Power Supplies and Power Adapters - Flyback Power Converters with ZCS / ZVS ### Description The FAN6961 is an 8-pin, boundary-mode, PFC controller IC intended for controlling PFC pre-regulators. The FAN6961 provides a controlled on-time to regulate the output DC voltage and achieve natural power factor correction. The maximum on-time of the external switch is programmable to ensure safe operation during AC brownouts. An innovative multi-vector error amplifier is built in to provide rapid transient response and precise output voltage clamping. A built-in circuit disables the controller if the output feedback loop is opened. The startup current is lower than 20 $\mu A$ and the operating current has been reduced to under 6 mA. The supply voltage can be up to 25 V, maximizing application flexibility. # **Ordering Information** | Part Number | Operating Temperature<br>Range | Package | Packing Method | | |-------------|---------------------------------------------------|---------------------------------------------------|----------------|--| | FAN6961SZ | -40°C to +125°C | 8-Pin, Small Outline Package (SOP) <sup>(1)</sup> | Tape & Reel | | | FAN6961DZ | -40°C to +125°C 8-Pin, Dual In-line Package (DIP) | | Tube | | | FAN6961SY | -40°C to +125°C | 8-Pin, Small Outline Package (SOP) <sup>(1)</sup> | Tape & Reel | | #### Note: 1. SZ &SY are for Eco status, please refer to <a href="http://fsce132/pf/FA/FAN6961.html">http://fsce132/pf/FA/FAN6961.html</a>. # **Application Diagram** # **Block Diagram** Figure 2. Function Block Diagram # **Marking Information** *F*- Fairchild Logo Z- Plant Code X- Year Code Y- Week Code TT: Die Run Code T: Package Type (S=SOP, D=DIP) P: Z: Pb Free Y: Green Compound M: Manufacture Flow Code Figure 3. Marking Information # **Pin Configuration** Figure 4. DIP and SOP Pin Configuration (Top View) ### **Pin Definitions** | Pin# | Name | Description | | | | |------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | INV | Inverting Input of the Error Amplifier. INV is connected to the converter output via a resistive divider. This pin is also used for over-voltage clamping and open-loop feedback protection. | | | | | 2 | COMP | <b>Itput of the Error Amplifier</b> . To create a precise clamping protection, a compensation network tween this pin and GND is suggested. | | | | | 3 | МОТ | <b>Maximum On Time</b> . A resistor from MOT to GND is used to determine the maximum on-time of the external power MOSFET. The maximum output power of the converter is a function of the maximum on time. | | | | | 4 | cs | <b>Current Sense</b> . Input to the over-current protection comparator. When the sensed voltage acre the sense resistor reaches the internal threshold (0.8 V), the switch is turned off to activate cyc by-cycle current limiting. | | | | | 5 | ZCD | <b>Zero Current Detection</b> . This pin is connected to an auxiliary winding via a resistor to detect the zero crossing of the switch current. When the zero crossing is detected, a new switching cycle is started. If it is connected to GND, the device is disabled. | | | | | 6 | GND Ground. The power ground and signal ground. Placing a 0.1 μF decoupling capacitor between VCC and GND is recommended. | | | | | | 7 | GATE | <b>Driver Output</b> . Totem-pole driver output to drive the external power MOSFET. The clamped gate output voltage is 16.5 V. | | | | | 8 | VCC | Power Supply. Driver and control circuit supply voltage. | | | | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltage values, except differential voltage, are given with respect to GND pin. | Symbol | Parameter | | Min. | Max. | Unit | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | V <sub>VCC</sub> | DC Supply Voltage | | | 30 | V | | $V_{HIGH}$ | Gate Driver | | -0.3 | 30.0 | V | | $V_{LOW}$ | Others (INV, COMP, MOT, CS) | | -0.3 | 7.0 | V | | $V_{ZCD}$ | Input Voltage to ZCD Pin | | -0.3 | 12.0 | V | | Б | Dawar Dissination | SOP | | 400 | \/ | | P <sub>D</sub> | Power Dissipation | DIP | | 800 | mW | | TJ | Operating Junction Temperature | | -40 | +125 | °C | | 0 | The state of s | SOP | | 150 | | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Air) | DIP | | 113 | °C/W | | T <sub>STG</sub> | Storage Temperature Range | • | -65 | +150 | °C | | 4 | / | SOP | | +230 | | | TL | Lead Temperature (Wave Soldering or IR, 10 Seconds) | DIP | | +260 | °C | | ECD. | Human Body Model: JESD22-A114 | | | 2.5 | KV | | ESD | Machine Model: JESD22-A115 | | | 200 | V | # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |----------------|-------------------------------|------|------|------|------| | T <sub>A</sub> | Operating Ambient Temperature | -40 | | +125 | °C | ## **Electrical Characteristics** Unless otherwise noted, $V_{\text{CC}}$ =15 V and $T_{\text{J}}$ = -40°C to 125°C. Current is defined as positive into the device and negative out of the device. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------------|---------------------------------------------------------------|--------------------------------------------------------------|-------|-------|-------|------------------| | V <sub>CC</sub> Section | on | | • | • | • | | | V <sub>CC-OP</sub> | Continuous Operation Voltage | | | | 24.5 | V | | $V_{\text{CC-ON}}$ | Turn-On Threshold Voltage | | 11.5 | 12.5 | 13.5 | V | | $V_{\text{CC-OFF}}$ | Turn-Off Threshold Voltage | | 8.5 | 9.5 | 10.5 | V | | I <sub>CC-ST</sub> | Startup Current | V <sub>CC</sub> =V <sub>CC-ON</sub> - 0.16 V | | 10 | 20 | μΑ | | I <sub>CC-OP</sub> | Operating Supply Current | $V_{CC}$ =12 V, $V_{CS}$ =0 V, $C_L$ =3 nF, $f_{SW}$ =60 KHz | | 4.5 | 6 | mA | | $V_{\text{CC-OVP}}$ | V <sub>DD</sub> Over-Voltage Protection Level | | 26.8 | 27.8 | 28.8 | V | | t <sub>D-VCCOVP</sub> | V <sub>DD</sub> Over-Voltage Protection Debounce | | | 30 | | μs | | Error Am | plifier Section | | | | | | | $V_{REF}$ | Reference Voltage | | 2.475 | 2.500 | 2.525 | V | | Gm | Transconductance | | | 125 | | µmho | | $V_{INVH}$ | Clamp High Feedback Voltage | | | 2.65 | 2.70 | V | | $V_{INVL}$ | Clamp Low Feedback Voltage | | 2.25 | 2.30 | | V | | $V_{\text{OUT HIGH}}$ | Output High Voltage | | 4.8 | | | V | | V <sub>OZ</sub> | Zero Duty Cycle Output Voltage | | 1.15 | 1.25 | 1.35 | V | | V <sub>INV-OVP</sub> | Over Voltage Protection for INV Input | | 2.70 | 2.75 | 2.80 | V | | $V_{INV\text{-}UVP}$ | Under Voltage Protection for INV Input | | 0.40 | 0.45 | 0.50 | V | | | Source Current | V <sub>INV</sub> =2.35 V, V <sub>COMP</sub> =1.5 V | 10 | 20 | | | | I <sub>COMP</sub> | | V <sub>INV</sub> =1.5 V, | 550 | 800 | | μA | | | Sink Current | V <sub>INV</sub> =2.65 V, V <sub>COMP</sub> =5 V | 10 | 20 | | | | Current-S | Sense Section | | | | | | | $V_{PK}$ | Threshold Voltage for Peak Current Limit Cycle-by-Cycle Limit | | 0.77 | 0.82 | 0.87 | V | | t <sub>PD</sub> | Propagation Delay | | | | 200 | ns | | | | $R_{MOT}$ =24 k $\Omega$ , $V_{COMP}$ =5 V | | 400 | 500 | | | $t_{LEB}$ | Leading-Edge Blanking Time | $R_{MOT}$ =24 k $\Omega$ , $V_{COMP}$ = $V_{OZ}$ +50 m $V$ | | 270 | 350 | ns | | Gate Sect | tion | | | | | $\mathbb{R}^{1}$ | | V <sub>Z</sub> -out | Output Voltage Maximum (Clamp) | V <sub>CC</sub> =25 V | 14.5 | 16.0 | 17.5 | V | | V <sub>OL</sub> | Output Voltage Low | V <sub>CC</sub> =15 V, I <sub>O</sub> =100 mA | | | 1.4 | V | | V <sub>OH</sub> | Output Voltage High | V <sub>CC</sub> =14 V, I <sub>O</sub> =100 mA | 8 | | | V | | t <sub>R</sub> | Rising Time | V <sub>CC</sub> =12 V, C <sub>L</sub> =3 nF,<br>20~80% | | 80 | | ns | | t <sub>F</sub> | Falling Time | V <sub>CC</sub> =12 V, C <sub>L</sub> =3 nF,<br>80~20% | | 40 | | ns | Continued on the following page... ### **Electrical Characteristics** Unless otherwise noted, $V_{CC}$ =15 V and $T_J$ =-40°C to 125°C. Current is defined as positive into the device and negative out of the device. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|--------------------------------------------------|-----------------------------------------------------------|------|------|------|-------| | Zero Curr | rent Detection Section | | | | | | | $V_{ZCD}$ | Input Threshold Voltage Rising Edge | V <sub>ZCD</sub> Increasing | 1.9 | 2.1 | 2.3 | V | | $H_{YS}$ of $V_{ZCD}$ | Threshold Voltage Hysteresis | V <sub>ZCD</sub> Decreasing | | 0.35 | | V | | V <sub>ZCD-HIGH</sub> | Upper Clamp Voltage | I <sub>ZCD</sub> =3 mA | | | 12 | V | | $V_{ZCD\text{-}LOW}$ | Lower Clamp Voltage | I <sub>ZCD</sub> =-1.5 mA | 0.3 | | | V | | t <sub>DEAD</sub> | Maximum Delay, ZCD to Output Turn-On | V <sub>COMP</sub> =5 V,<br>f <sub>SW</sub> =60 KHz | 100 | | 400 | ns | | t <sub>RESTART</sub> | Restart Time | Output Turned Off by ZCD | 300 | 500 | 700 | μs | | t <sub>INHIB</sub> | Inhibit Time (Maximum Switching Frequency Limit) | R <sub>MOT</sub> =24 kΩ | | 2.8 | | μs | | V <sub>DIS</sub> | Disable Threshold Voltage | | 130 | 200 | 250 | mV | | t <sub>ZCD-DIS</sub> | Disable Function Debounce Time | $R_{MOT}$ =24 k $\Omega$ , $V_{ZCD}$ =100 mV | 800 | | | μs | | Maximum | On Time Section | | | | | | | V <sub>MOT</sub> | Maximum On Time Voltage | | 1.25 | 1.30 | 1.35 | V | | t <sub>ON-MAX</sub> | Maximum On Time Programming (Resistor Based) | $R_{MOT}$ =24 k $\Omega$ , $V_{CS}$ =0 V, $V_{COMP}$ =5 V | | 25 | | μs | # **Typical Performance Characteristics** Figure 5. V<sub>REF</sub> vs. T<sub>A</sub> Figure 6. I<sub>CC-OP</sub> vs. T<sub>A</sub> Figure 7. t<sub>ON-MAX</sub> vs. T<sub>A</sub> Figure 8. V<sub>th-ON</sub> vs. T<sub>A</sub> Figure 9. V<sub>th-OFF</sub> vs. T<sub>A</sub> Figure 10. I<sub>CC-ST</sub> vs. T<sub>A</sub> # **Typical Performance Characteristics** (Continued) Figure 11. V<sub>MOT</sub> vs. T<sub>A</sub> Figure 12. V<sub>Z-OUT</sub> vs. T<sub>A</sub> Figure 13. V<sub>PK</sub> vs. T<sub>A</sub> ### **Functional Description** ### **Error Amplifier** The inverting input of the error amplifier is referenced to INV. The output of the error amplifier is referenced to COMP. The non-inverting input is internally connected to a fixed $2.5 \text{ V} \pm 2\%$ voltage. The output of the error amplifier is used to determine the on-time of the PWM output and regulate the output voltage. To achieve a low input current THD, the variation of the on time within one input AC cycle should be very small. A multi-vector error amplifier is built in to provide fast transient response and precise output voltage clamping. For FAN6961, connecting a capacitance, such as 1 $\mu$ F, between COMP and GND is suggested. The error amplifier is a trans-conductance amplifier that converts voltage to current with a 125 $\mu$ mho. ### **Startup Current** Typical startup current is less than 20 $\mu A.$ This ultra-low startup current allows the usage of high resistance, low-wattage startup resistor. For example, 1 M $\Omega/0.25$ W startup resistor and a 10 $\mu F/25$ V (V $_{CC}$ hold-up) capacitor are recommended for an AC-to-DC power adaptor with a wide input range 85-265 V $_{AC}.$ ### **Operating Current** Operating current is typically 4.5 mA. The low operating current enables a better efficiency and reduces the requirement of $V_{\text{CC}}$ hold-up capacitance. #### **Maximum On-Time Operation** Given a fixed inductor value and maximum output power, the relationship between on-time and line voltage is: $$t_{on} = \frac{2 \bullet L \bullet P_o}{V_{rms}^2 \bullet \eta} \tag{1}$$ If the line voltage is too low or the inductor value is too high, $t_{ON}$ is too long. To avoid extra low operating frequency and achieve brownout protection, the maximum value of $t_{ON}$ is programmable by one resistor, $R_{I}$ , connected between MOT and GND. A 24 k $\Omega$ resistor $R_{I}$ generates corresponds to 25 $\mu$ s maximum on time: $$t_{on(\text{max})} = R_I(k\Omega) \bullet \frac{25}{24} (\mu s)$$ (2) The range of the maximum on-time is designed as 10 $\sim$ 50 $\mu s.$ #### **Peak Current Limiting** The switch current is sensed by one resistor. The signal is feed into CS pin and an input terminal of a comparator. A high voltage in CS pin terminates a switching cycle immediately and cycle-by-cycle current limit is achieved. The designed threshold of the protection point is 0.82 V. #### Leading-Edge Blanking (LEB) A turn-on spike on CS pin appears when the power MOSFET is switched on. At the beginning of each switching pulse, the current-limit comparator is disabled for around 400ns to avoid premature termination. The gate drive output cannot be switched off during the blanking period. Conventional RC filtering is not necessary, so the propagation delay of current limit protection can be minimized. ### **Under-Voltage Lockout (UVLO)** The turn-on and turn-off threshold voltage is fixed internally at 12 V/9.5 V. This hysteresis behavior guarantees a one-shot startup with proper startup resistor and hold-up capacitor. With an ultra-low startup current of 20 $\mu A$ , one 1 M $\Omega$ $R_{\rm IN}$ is sufficient for startup under low input line voltage, 85 V $_{\rm rms}$ . Power dissipation on $R_{\rm IN}$ would be less than 0.1 W even under high line (V $_{\rm AC}$ =265 V $_{\rm rms}$ ) condition. ### **Output Driver** With low on resistance and high current driving capability, the output driver can drive an external capacitive load larger than 3000 pF. Cross conduction current has been avoided to minimize heat dissipation, improving efficiency and reliability. This output driver is internally clamped by a 16.5 V Zener diode. #### **Zero-Current Detection (ZCD)** The zero-current detection of the inductor is achieved using its auxiliary winding. When the stored energy of the inductor is fully released to output, the voltage on ZCD goes down and a new switching cycle is enabled after a ZCD trigger. The power MOSFET is always turned on with zero inductor current such that turn-on loss and noise can be minimized. The converter works in boundary-mode and peak inductor current is always exactly twice of the average current. A natural power factor correction function is achieved with the low-bandwidth, on-time modulation. An inherent maximum off time is built in to ensure proper startup operation. This ZCD pin can be used as a synchronous input. ### **Noise Immunity** Noise on the current sense or control signal can cause significant pulse-width jitter, particularly in the boundary-mode operation. Slope compensation and built-in debounce circuit can alleviate this problem. Because the FAN6961 has a single ground pin, high sink current at the output cannot be returned separately. Good high-frequency or RF layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near to the FAN6961, and increasing the power MOSFET gate resistance improve performance. ### **Reference Circuit** Figure 14. Reference Circuit # **Physical Dimensions** NOTES: UNLESS OTHERWISE SPECIFIED - A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994 - E) DRAWING FILENAME AND REVSION: MKT-N08FREV2. Figure 15. 8-Lead, PDIP, JEDEC MS-001, .300 Inch Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. #### Physical Dimensions (Continued) 5.00 Α 4.80 0.65 3.81 8 В 1.75 6.20 4.00 5.80 5.60 3.80 4 PIN ONE **INDICATOR** 1.27 1.27 (0.33)С В 0.25(M)LAND PATTERN RECOMMENDATION SEE DETAIL A 0.25 0.10 0.25 С 1.75 MAX 0.19 0.10 0.51 0.33 OPTION A - BEVEL EDGE 0.50 x 45° 0.25 R0.10 GAGE PLANE OPTION B - NO BEVEL EDGE R<sub>0.10</sub> 0.36 NOTES: UNLESS OTHERWISE SPECIFIED 8° 0°T A) THIS PACKAGE CONFORMS TO JEDEC MS-012. VARIATION AA. 0.90 SEATING PLANE ALL DIMENSIONS ARE IN MILLIMETERS. Figure 16. 8-Lead, SOIC, JEDEC MS-012, .150 Inch Narrow Body C) DIMENSIONS DO NOT INCLUDE MOLD E) DRAWING FILENAME: M08Arev14 F) FAIRCHILD SEMICONDUCTOR. D) LANDPATTERN STANDARD: SOIC127P600X175-8M. FLASH OR BURRS. Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>. -(1.04) **DETAIL A** SCALE: 2:1 0.40 #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Serriconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ AX-CAP® BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTI TM Current Transfer Logic™ DEUXPEED<sup>®</sup> Dual Cool™ EcoSPARK® EfficientMax™ ESBC™ airchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FastvCore™ FETBench™ F-PFSTM FRFET® Global Power Resources GreenBridge™ Green FPS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR™ Making Small Speakers Sound Louder and Better™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench® PowerXS™ Programmable Active Droop™ **QFET** QSTM Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM<sup>®</sup> STEALTH\*\* SuperFET® SuperSOT\*\*3 SuperSOT™-6 SuperSOT™-8 SupreMOS<sup>®</sup> SyncFET\*\* Sync-Lock™ SYSTEM GENERAL TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyCalc™\_ TinýLogic<sup>6</sup> TINYOPTO\*\* TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* μSerDes™ UHC" Ultra FRFET™ UniFET™ **VCXTM** VisualMax™ VoltagePlus™ XSTM \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness ### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the applications of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary First Production | | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 166