Data Sheet March 9, 2005 FN2867.8 ## **General Purpose Timers** The ICM7555 and ICM7556 are CMOS RC timers providing significantly improved performance over the standard SE/NE555/6 and 355 timers, while at the same time being direct replacements for those devices in most applications. Improved parameters include low supply current, wide operating supply voltage range, low THRESHOLD, TRIGGER and RESET currents, no crowbarring of the supply current during output transitions, higher frequency performance and no requirement to decouple CONTROL VOLTAGE for stable operation. Specifically, the ICM7555 and ICM7556 are stable controllers capable of producing accurate time delays or frequencies. The ICM7556 is a dual ICM7555, with the two timers operating independently of each other, sharing only V+ and GND. In the one shot mode, the pulse width of each circuit is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free running frequency and the duty cycle are both accurately controlled by two external resistors and one capacitor. Unlike the regular bipolar 555/6 devices, the CONTROL VOLTAGE terminal need not be decoupled with a capacitor. The circuits are triggered and reset on falling (negative) waveforms, and the output inverter can source or sink currents large enough to drive TTL loads, or provide minimal offsets to drive CMOS loads. ## **Features** - Exact Equivalent in Most Cases for SE/NE555/556 or TLC555/556 - Low Supply Current | | - ICM7555 60μA | |---|-------------------------------------------| | | - ICM7556 | | • | Extremely Low Input Currents 20pA | | • | High Speed Operation | | • | Guaranteed Supply Voltage Range 2V to 18V | - Temperature Stability . . . . . . . . 0.005%/°C at 25°C - Normal Reset Function No Crowbarring of Supply During Output Transition - Can be Used with Higher Impedance Timing Elements than Regular 555/6 for Longer RC Time Constants - · Timing from Microseconds through Hours - Operates in Both Astable and Monostable Modes - · Adjustable Duty Cycle - High Output Source/Sink Driver can Drive TTL/CMOS - · Outputs have Very Low Offsets, HI and LO - Pb-Free Available (RoHS Compliant) # **Applications** - Precision Timing - Pulse Generation - Sequential Timing - · Time Delay Generation - Pulse Width Modulation - Pulse Position Modulation - · Missing Pulse Detector ## **Pinouts** ICM7555 (PDIP, SOIC) TOP VIEW #### ICM7556 (PDIP, CERDIP) TOP VIEW DISCHARGE 1 14 V<sub>DD</sub> THRESH-13 DISCHARGE OLD CONTROL 12 THRESHOLD VOLTAGE 11 CONTROL VOLTAGE RESET OUTPUT 10 RESET TRIGGER 6 9 OUTPUT 8 TRIGGER GND 7 # **Ordering Information** | PART NUMBER | TEMP.<br>RANGE(°C) | PACKAGE | PKG.<br>DWG.# | |--------------------------------------|--------------------|---------------------------|---------------| | ICM7555CBA (7555CBA)* | 0 to 70 | 8 Ld SOIC | M8.15 | | ICM7555CBAZ<br>(7555CBA)* (See Note) | 0 to 70 | 8 Ld SOIC<br>(Pb-free) | M8.15 | | ICM7555IBA* (7555IBA) | -25 to 85 | 8 Ld SOIC | M8.15 | | ICM7555IBAZ* (7555IBA)<br>(See Note) | -25 to 85 | 8 Ld SOIC<br>(Pb-free) | M8.15 | | ICM7555IPA | -25 to 85 | 8 Ld PDIP | E8.3 | | ICM7555IPAZ<br>(See Note) | -25 to 85 | 8 Ld PDIP**<br>(Pb-free) | E8.3 | | ICM7556IPD | -25 to 85 | 14 Ld PDIP | E14.3 | | ICM7556IPDZ (See Note) | -25 to 85 | 14 Ld PDIP**<br>(Pb-free) | E14.3 | | ICM7556MJD | -55 to 125 | 14 Ld CERDIP | F14.3 | <sup>\*</sup> Add "-T" suffix for tape and reel option. NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. <sup>\*\*</sup>Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. ## **Absolute Maximum Ratings** | Supply Voltage+18V | |--------------------------------------| | Input Voltage | | Trigger, Control Voltage, Threshold, | | Reset (Note 1) | | Output Current | # **Operating Conditions** | Temperature Range | | |--------------------|---------------| | ICM7555C | 0°C to 70°C | | ICM7555I, ICM7556I | | | ICM7556M | 55°C to 125°C | ## **Thermal Information** | Thermal Resistance (Typical, Note 2) | $\theta_{JA}$ (oC/W) | $\theta_{JC}$ (oC/W) | |---------------------------------------------------------------|----------------------|----------------------| | 14 Lead CERDIP Package | 80 | 24 | | 14 Lead PDIP Package* | 115 | N/A | | 8 Lead PDIP Package* | 130 | N/A | | 8 Lead SOIC Package | 170 | N/A | | Maximum Junction Temperature (Hermetic | Package) | 175 <sup>o</sup> C | | Maximum Junction Temperature (Plastic F | Package) | 150 <sup>o</sup> C | | Maximum Storage Temperature Range | 65 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 1 (SOIC - Lead Tips Only) | 0s) | 300°C | <sup>\*</sup> Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than V+ +0.3V or less than V- -0.3V may cause destructive latchup. For this reason it is recommended that no inputs from external sources not operating from the same power supply be applied to the device before its power supply is established. In multiple supply systems, the supply of the ICM7555/6 must be turned on first. - 2. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief 379 for details. ## Electrical Specifications Applies to ICM7555 and ICM7556, Unless Otherwise Specified | | | | | T <sub>A</sub> = 25 <sup>o</sup> | | (NOTE 4)<br>-55°C TO 125 | | )<br>25 <sup>0</sup> C | | | |----------------------------|-------------------|-----------------------------------------------|------------------------------|----------------------------------|-----|--------------------------|------|------------------------|------|---------------------| | PARAMETER | SYMBOL | | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Static Supply Current | I <sub>DD</sub> | ICM7555 | V <sub>DD</sub> = 5V | - | 40 | 200 | - | - | 300 | μА | | | | | V <sub>DD</sub> = 15V | - | 60 | 300 | - | - | 300 | μА | | | | ICM7556 | V <sub>DD</sub> = 5V | - | 80 | 400 | - | - | 600 | μА | | | | | V <sub>DD</sub> = 15V | - | 120 | 600 | - | - | 600 | μА | | Monostable Timing Accuracy | | $R_A = 10K$ , | $C = 0.1 \mu F, V_{DD} = 5V$ | - | 2 | - | - | - | - | % | | | | | | - | - | - | 858 | - | 1161 | μS | | Drift with Temperature | | $V_{DD} = 5V$ | | - | - | - | - | 150 | - | ppm/ <sup>o</sup> C | | (Note 3) | | V <sub>DD</sub> = 10\ | l . | - | - | - | - | 200 | - | ppm/ <sup>o</sup> C | | | | V <sub>DD</sub> = 15\ | I | - | - | - | - | 250 | - | ppm/ <sup>o</sup> C | | Drift with Supply (Note 3) | | V <sub>DD</sub> = 5V | / <sub>DD</sub> = 5V to 15V | | 0.5 | - | - | 0.5 | - | %/V | | Astable Timing Accuracy | | $R_A = R_B = 10K, C = 0.1 \mu F, V_{DD} = 5V$ | | - | 2 | - | - | - | - | % | | | | | | - | - | - | 1717 | - | 2323 | μS | | Drift with Temperature | | V <sub>DD</sub> = 5V | | - | - | - | - | 150 | - | ppm/ <sup>o</sup> C | | (Note 3) | | V <sub>DD</sub> = 10\ | l . | - | - | - | - | 200 | - | ppm/ <sup>o</sup> C | | | | V <sub>DD</sub> = 15\ | l . | - | - | - | - | 250 | - | ppm/ <sup>o</sup> C | | Drift with Supply (Note 3) | | $V_{DD} = 5V$ | to 15V | - | 0.5 | - | - | 0.5 | - | %/V | | Threshold Voltage | V <sub>TH</sub> | V <sub>DD</sub> = 15\ | l . | 62 | 67 | 71 | 61 | - | 72 | % V <sub>DD</sub> | | Trigger Voltage | $V_{TRIG}$ | V <sub>DD</sub> = 15\ | I | 28 | 32 | 36 | 27 | - | 37 | % V <sub>DD</sub> | | Trigger Current | I <sub>TRIG</sub> | V <sub>DD</sub> = 15\ | / | - | - | 10 | - | - | 50 | nA | | Threshold Current | I <sub>TH</sub> | V <sub>DD</sub> = 15\ | / | - | - | 10 | - | - | 50 | nA | | Control Voltage | V <sub>CV</sub> | V <sub>DD</sub> = 15\ | / | 62 | 67 | 71 | 61 | - | 72 | % V <sub>DD</sub> | | Reset Voltage | V <sub>RST</sub> | V <sub>DD</sub> = 2V | to 15V | 0.4 | - | 1.0 | 0.2 | - | 1.2 | V | intersil FN2867.8 March 9, 2005 ## Electrical Specifications Applies to ICM7555 and ICM7556, Unless Otherwise Specified (Continued) | | | | Т | T <sub>A</sub> = 25°C | | (NOTE 4)<br>-55°C TO 125°C | | | | |-------------------------------|------------------|---------------------------------------------------------------------|------|-----------------------|------|----------------------------|-----|------|-------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Reset Current | I <sub>RST</sub> | V <sub>DD</sub> = 15V | - | - | 10 | - | - | 50 | nA | | Discharge Leakage | I <sub>DIS</sub> | V <sub>DD</sub> = 15V | - | - | 10 | - | - | 50 | nA | | Output Voltage | V <sub>OL</sub> | V <sub>DD</sub> = 15V, I <sub>SINK</sub> = 20mA | - | 0.4 | 1.0 | - | - | 1.25 | V | | | | V <sub>DD</sub> = 5V, I <sub>SINK</sub> = 3.2mA | - | 0.2 | 0.4 | - | - | 0.5 | V | | | V <sub>OH</sub> | V <sub>DD</sub> = 15V, I <sub>SOURCE</sub> = 0.8mA | 14.3 | 14.6 | - | 14.2 | - | - | V | | | | V <sub>DD</sub> = 5V, I <sub>SOURCE</sub> = 0.8mA | 4.0 | 4.3 | - | 3.8 | - | - | V | | Discharge Output Voltage | V <sub>DIS</sub> | V <sub>DD</sub> = 5V, I <sub>SINK</sub> = 15mA | - | 0.2 | 0.4 | - | - | 0.6 | V | | | | V <sub>DD</sub> = 15V, I <sub>SINK</sub> = 15mA | - | - | - | - | - | 0.4 | V | | Supply Voltage (Note 3) | $V_{DD}$ | Functional Operation | 2.0 | - | 18.0 | 3.0 | - | 16.0 | V | | Output Rise Time (Note 3) | t <sub>R</sub> | R <sub>L</sub> = 10M, C <sub>L</sub> = 10pF, V <sub>DD</sub> = 5V | - | 75 | - | - | - | - | ns | | Output Fall Time (Note 3) | t <sub>F</sub> | R <sub>L</sub> = 10M, C <sub>L</sub> = 10pF, V <sub>DD</sub> = 5V | - | 75 | - | - | - | - | ns | | Oscillator Frequency (Note 3) | f <sub>MAX</sub> | $V_{DD} = 5V$ , $R_A = 470\Omega$ , $R_B = 270\Omega$ , $C = 200pF$ | - | 1 | | - | | - | MHz | ## NOTES: - 3. These parameters are based upon characterization data and are not tested. - 4. Applies only to military temperature range product (M suffix). # **Functional Diagram** NOTE: This functional diagram reduces the circuitry down to its simplest equivalent components. Tie down unused inputs. ## **TRUTH TABLE** | THRESHOLD VOLTAGE | TRIGGER VOLTAGE | RESET | OUTPUT | DISCHARGE SWITCH | |------------------------------------|------------------------------------|-------|--------|------------------| | Don't Care | Don't Care | Low | Low | On | | > <sup>2</sup> / <sub>3</sub> (V+) | > <sup>1</sup> / <sub>3</sub> (V+) | High | Low | On | | < <sup>2</sup> / <sub>3</sub> (V+) | > <sup>1</sup> / <sub>3</sub> (V+) | High | Stable | Stable | | Don't Care | < <sup>1</sup> / <sub>3</sub> (V+) | High | High | Off | NOTE: RESET will dominate all other inputs: TRIGGER will dominate over THRESHOLD. <u>intersil</u> # Schematic Diagram $R = 100k\Omega \pm 20\% (TYP)$ ## Application Information ### General The ICM7555/6 devices are, in most instances, direct replacements for the NE/SE 555/6 devices. However, it is possible to effect economies in the external component count using the ICM7555/6. Because the bipolar 555/6 devices produce large crowbar currents in the output driver, it is necessary to decouple the power supply lines with a good capacitor close to the device. The 7555/6 devices produce no such transients. See Figure 1. FIGURE 1. SUPPLY CURRENT TRANSIENT COMPARED WITH A STANDARD BIPOLAR 555 DURING AN OUTPUT TRANSITION The ICM7555/6 produces supply current spikes of only 2mA - 3mA instead of 300mA - 400mA and supply decoupling is normally not necessary. Also, in most instances, the CONTROL VOLTAGE decoupling capacitors are not required since the input impedance of the CMOS comparators on chip are very high. Thus, for many applications 2 capacitors can be saved using an ICM7555, and 3 capacitors with an ICM7556. ## POWER SUPPLY CONSIDERATIONS Although the supply current consumed by the ICM7555/6 devices is very low, the total system supply current can be high unless the timing components are high impedance. Therefore, use high values for R and low values for C in Figures 2 and 3. FIGURE 2A. ASTABLE OPERATION <u>intersil</u> FIGURE 2B. ALTERNATE ASTABLE CONFIGURATION ### **OUTPUT DRIVE CAPABILITY** The output driver consists of a CMOS inverter capable of driving most logic families including CMOS and TTL. As such, if driving CMOS, the output swing at all supply voltages will equal the supply voltage. At a supply voltage of 4.5V or more the ICM7555/6 will drive at least 2 standard TTL loads. ### **ASTABLE OPERATION** The circuit can be connected to trigger itself and free run as a multivibrator, see Figure 2A. The output swings from rail to rail, and is a true 50% duty cycle square wave. (Trip points and output swings are symmetrical). Less than a 1% frequency variation is observed, over a voltage range of +5V to +15V. $$f = \frac{1}{1.4 \text{ RC}}$$ The timer can also be connected as shown in Figure 2B. In this circuit, the frequency is: $$f = 1.44/(R_A + 2R_B)C$$ The duty cycle is controlled by the values of $R_{\mbox{\scriptsize A}}$ and $R_{\mbox{\scriptsize B}}$ , by the equation: $$D = (R_A + R_B)/(R_A + 2R_B)$$ ### **MONOSTABLE OPERATION** In this mode of operation, the timer functions as a one-shot, see Figure 3. Initially the external capacitor (C) is held discharged by a transistor inside the timer. Upon application of a negative $\overline{TRIGGER}$ pulse to pin 2, the internal flip-flop is set which releases the short circuit across the external capacitor and drives the OUTPUT high. The voltage across the capacitor now increases exponentially with a time constant $t=R_AC$ . When the voltage across the capacitor equals $^2/_3$ V+, the comparator resets the flip-flop, which in turn discharges the capacitor rapidly and also drives the OUTPUT to its low state. $\overline{TRIGGER}$ must return to a high state before the OUTPUT can return to a low state. 6 FIGURE 3. MONOSTABLE OPERATION ### **CONTROL VOLTAGE** The CONTROL VOLTAGE terminal permits the two trip voltages for the THRESHOLD and $\overline{TRIGGER}$ internal comparators to be controlled. This provides the possibility of oscillation frequency modulation in the astable mode or even inhibition of oscillation, depending on the applied voltage. In the monostable mode, delay times can be changed by varying the applied voltage to the CONTROL VOLTAGE pin. ## RESET The RESET terminal is designed to have essentially the same trip voltage as the standard bipolar 555/6, i.e., 0.6V to 0.7V. At all supply voltages it represents an extremely high input impedance. The mode of operation of the RESET function is, however, much improved over the standard bipolar 555/6 in that it controls only the internal flip-flop, which in turn controls simultaneously the state of the OUTPUT and DISCHARGE pins. This avoids the multiple threshold problems sometimes encountered with slow falling edges in the bipolar devices. intersil FN2867.8 March 9, 2005 # Typical Performance Curves FIGURE 4. MINIMUM PULSE WIDTH REQUIRED FOR TRIGGERING = 25°C $V_{DD} = 5V$ $V_{DD} = 2V$ V<sub>DD</sub> = 18V -1.0 -0.1 -1.0 -10.0 -100 -10 **OUTPUT SOURCE CURRENT (mA)** -0.01 FIGURE 6. OUTPUT SOURCE CURRENT vs OUTPUT VOLTAGE OUTPUT VOLTAGE REFERENCED TO VDD (V) FIGURE 8. OUTPUT SINK CURRENT vs OUTPUT VOLTAGE FIGURE 5. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 7. OUTPUT SINK CURRENT vs OUTPUT VOLTAGE FIGURE 9. OUTPUT SINK CURRENT vs OUTPUT VOLTAGE intersil FN2867.8 March 9, 2005 # Typical Performance Curves (Continued) FIGURE 10. NORMALIZED FREQUENCY STABILITY IN THE ASTABLE MODE vs SUPPLY VOLTAGE FIGURE 12. PROPAGATION DELAY vs VOLTAGE LEVEL OF TRIGGER PULSE FIGURE 14. FREE RUNNING FREQUENCY vs $R_A$ , $R_B$ and C FIGURE 11. DISCHARGE OUTPUT CURRENT vs DISCHARGE OUTPUT VOLTAGE FIGURE 13. NORMALIZED FREQUENCY STABILITY IN THE ASTABLE MODE vs TEMPERATURE FIGURE 15. TIME DELAY IN THE MONOSTABLE MODE vs $\rm R_{\mbox{\scriptsize A}}$ AND C intersil FN2867.8 March 9, 2005 # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIN | | | |--------|--------|----------------|--------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | 0.050 BSC | | BSC | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 8 | 3 | | 8 | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8 <sup>o</sup> | - | Rev. 0 12/93 # Dual-In-Line Plastic Packages (PDIP) ## NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - 7. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIM | ETERS | | |----------------|-------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.355 | 0.400 | 9.01 | 10.16 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 | BSC | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 8 | 3 | 8 | 3 | 9 | Rev. 0 12/93 # Dual-In-Line Plastic Packages (PDIP) #### NOTES: - 1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - 4. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - 6. E and $\boxed{e_A}$ are measured with the leads constrained to be perpendicular to datum $\boxed{-C}$ . - e<sub>B</sub> and e<sub>C</sub> are measured at the lead tips with the leads unconstrained. e<sub>C</sub> must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E14.3 (JEDEC MS-001-AA ISSUE D) 14 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INC | HES | MILLIM | | | |----------------|-------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.735 | 0.775 | 18.66 | 19.68 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 | BSC | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 1 | 4 | 1 | 4 | 9 | Rev. 0 12/93 # Ceramic Dual-In-Line Frit Seal Packages (CERDIP) ### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. 12 - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. F14.3 MIL-STD-1835 GDIP1-T14 (D-1, CONFIGURATION A) 14 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INC | CHES MILLIMETERS | | | | |--------|-----------|------------------|--------|------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.785 | - | 19.94 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 BSC | | 2.54 | - | | | eA | 0.300 | BSC | 7.62 | - | | | eA/2 | 0.150 | BSC | 3.81 | - | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - 0.25 | | - | | М | - | 0.0015 | - | 0.038 | 2, 3 | | N | 1 | 4 | 1 | 4 | 8 | Rev. 0 4/94 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com