## Multifunction Very Low Dropout Voltage Regulator The L4949 is a monolithic integrated 5.0 V voltage regulator with a very low dropout and additional functions such as power—on reset and input voltage sense. It is designed for supplying the micro–computer controlled systems especially in automotive applications. - Operating DC Supply Voltage Range 5.0 V to 28 V - Transient Supply Voltage Up to 40 V - Extremely Low Quiescent Current in Standby Mode - High Precision Standby Output Voltage 5.0 V ±1% - Output Current Capability Up to 100 mA - Very Low Dropout Voltage Less Than 0.4 V - Reset Circuit Sensing The Output Voltage - Programmable Reset Pulse Delay With External Capacitor - Voltage Sense Comparator - Thermal Shutdown and Short Circuit Protections # MULTIFUNCTION # VERY LOW DROPOUT VOLTAGE REGULATOR L4949 SILICON MONOLITHIC INTEGRATED CIRCUIT N SUFFIX PLASTIC PACKAGE CASE 626 **D SUFFIX**PLASTIC PACKAGE CASE 751 #### Representative Block Diagram #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Operating<br>Temperature Range | Package | |--------|--------------------------------------------------------|---------| | L4949N | $T_{J} = -40^{\circ} \text{ to } +125^{\circ}\text{C}$ | DIP-8 | | L4949D | | SO-8 | #### L4949 ### ABSOLUTE MAXIMUM RATINGS (Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|------| | DC Operating Supply Voltage | V <sub>CC</sub> | 28 | V | | Transient Supply Voltage (t < 1.0 s) | V <sub>CC TR</sub> | 40 | V | | Output Current | l <sub>out</sub> | Internally<br>Limited | _ | | Output Voltage | V <sub>out</sub> | 20 | V | | Sense Input Current | I <sub>SI</sub> | ±1.0 | mA | | Sense Input Voltage | V <sub>SI</sub> | V <sub>CC</sub> | _ | | Output Voltages<br>Reset Output<br>Sense Output | V <sub>Reset</sub><br>V <sub>SO</sub> | 20<br>20 | V | | Output Currents Reset Output Sense Output | I <sub>Reset</sub><br>I <sub>SO</sub> | 5.0<br>5.0 | mA | | Preregulator Output Voltage | V <sub>Z</sub> | 7.0 | V | | Preregulator Output Current | I <sub>Z</sub> | 5.0 | mA | | ESD Protection at any pin<br>Human Body Model<br>Machine Model | -<br>- | 2000<br>400 | V | | Thermal Resistance, Junction-to-Air P Suffix, DIP-8 Plastic Package, Case 626 D Suffix, SO-8 Plastic Package, Case 751 | $R_{ heta JA}$ | 100<br>200 | °C/W | | Maximum Junction Temperature | T <sub>J</sub> | 150 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | NOTE: ESD data available upon request. ## **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 14 V, -40°C < $T_J$ < 125°C, unless otherwise specified.) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------|----------------------|------| | Output Voltage (T <sub>J</sub> = 25°C, I <sub>out</sub> = 1.0 mA) | V <sub>out</sub> | 4.95 | 5.0 | 5.05 | V | | Output Voltage (6.0 V < V <sub>CC</sub> < 28 V, 1.0 mA < I <sub>out</sub> < 50 mA) | V <sub>out</sub> | 4.9 | 5.0 | 5.1 | V | | Output Voltage (V <sub>CC</sub> = 35 V, t < 1.0 s, 1.0 mA < I <sub>out</sub> < 50 mA) | V <sub>out</sub> | 4.9 | 5.0 | 5.1 | V | | Dropout Voltage I <sub>out</sub> = 10 mA I <sub>out</sub> = 50 mA I <sub>out</sub> = 100 mA | $V_{ m drop}$ | -<br>-<br>- | 0.1<br>0.2<br>0.3 | 0.25<br>0.40<br>0.50 | V | | Input to Output Voltage Difference in Undervoltage Condition (V <sub>CC</sub> = 4.0 V, I <sub>out</sub> = 35 mA) | V <sub>IO</sub> | _ | 0.2 | 0.4 | V | | Line Regulation (6.0 V < V <sub>CC</sub> < 28 V, I <sub>out</sub> = 1.0 mA) | Reg <sub>line</sub> | - | 1.0 | 20 | mV | | Load Regulation (1.0 mA < I <sub>out</sub> < 100 mA) | Reg <sub>load</sub> | - | 8.0 | 30 | mV | | Current Limit Vout = 4.5 V Vout = 0 V | l <sub>Lim</sub> | 105<br>- | 200<br>100 | 400<br>- | mA | | Quiescent Current (I <sub>out</sub> = 0.3 mA, T <sub>J</sub> < 100°C) | I <sub>QSE</sub> | _ | 150 | 260 | μΑ | | Quiescent Current (I <sub>out</sub> = 100 mA) | IQ | _ | _ | 5.0 | mA | **ELECTRICAL CHARACTERISTICS (continued)** ( $V_{CC} = 14 \text{ V}, -40^{\circ}\text{C} < T_{J} < 125^{\circ}\text{C}$ , unless otherwise specified.) | Characteristic | Symbol | Min | Тур | Max | Unit | | |----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|------------------------|------------|------|--| | RESET | | | | | | | | Reset Threshold Voltage | V <sub>Resth</sub> | _ | V <sub>out</sub> – 0.5 | _ | V | | | Reset Threshold Hysteresis @ $T_J = 25^{\circ}C$ @ $T_J = -40$ to +125°C | V <sub>Resth,hys</sub> | 50<br>50 | 100<br>- | 200<br>300 | mV | | | Reset Pulse Delay ( $C_T = 100 \text{ nF}, t_R \ge 100 \mu\text{s}$ ) | t <sub>ResD</sub> | 55 | 100 | 180 | ms | | | Reset Reaction Time (C <sub>T</sub> = 100 nF) | t <sub>ResR</sub> | - | 5.0 | 30 | μs | | | Reset Output Low Voltage (R <sub>Reset</sub> = 10 k $\Omega$ to V <sub>out</sub> , V <sub>CC</sub> $\geq$ 3.0 V) | V <sub>ResL</sub> | _ | - | 0.4 | V | | | Reset Output High Leakage Current (V <sub>Reset</sub> = 5.0 V) | I <sub>ResH</sub> | - | _ | 1.0 | μΑ | | | Delay Comparator Threshold | V <sub>CTth</sub> | - | 2.0 | - | V | | | Delay Comparator Threshold Hysteresis | V <sub>CTth, hys</sub> | - | 100 | - | mV | | | SENSE | | | | | | | | Sense Low Threshold (V <sub>SI</sub> Decreasing = 1.5 V to 1.0 V) | V <sub>SOth</sub> | 1.16 | 1.23 | 1.35 | V | | | Sense Threshold Hysteresis | V <sub>SOth,hys</sub> | 20 | 100 | 200 | mV | | | Sense Output Low Voltage (V <sub>SI</sub> $\leq$ 1.16 V, V <sub>CC</sub> $\geq$ 3.0 V, R <sub>SO</sub> = 10 k $\Omega$ to V <sub>out</sub> ) | V <sub>SOL</sub> | _ | - | 0.4 | V | | | Sense Output Leakage (V <sub>SO</sub> = 5.0 V, V <sub>SI</sub> ≥ 1.5 V) | I <sub>SOH</sub> | - | _ | 1.0 | μΑ | | | Sense Input Current | I <sub>SI</sub> | -1.0 | 0.1 | 1.0 | μΑ | | | PREREGULATOR | | | | | | | | Preregulator Output Voltage (I <sub>Z</sub> = 10 μA) | VZ | _ | 6.3 | _ | V | | #### **PIN FUNCTION DESCRIPTION** | Pin | Symbol | Description | | | |-----|------------------|----------------------------|--|--| | 1 | V <sub>CC</sub> | Supply Voltage | | | | 2 | Si | Input of Sense Comparator | | | | 3 | VZ | Output of Preregulator | | | | 4 | C <sub>T</sub> | Reset Delay Capacitor | | | | 5 | Gnd | Ground | | | | 6 | Reset | Output of Reset Comparator | | | | 7 | S <sub>O</sub> | Output of Sense Comparator | | | | 8 | V <sub>out</sub> | Main Regulator Output | | | #### **TYPICAL CHARACTERIZATION CURVES** V<sub>out</sub>, OUTPUT VOLTAGE (V) Figure 1. Output Voltage versus Junction Temperature Figure 2. Output Voltage versus Supply Voltage #### TYPICAL CHARACTERIZATION CURVES (continued) Figure 3. Dropout Voltage versus Output Current Figure 4. Dropout Voltage versus Junction Temperature Figure 5. Quiescent Current versus Output Current Figure 6. Quiescent Current versus Supply Voltage Figure 7. Reset Output versus Regulator Output Voltage Figure 8. Reset Thresholds versus Junction Temperature #### TYPICAL CHARACTERIZATION CURVES (continued) Figure 9. Sense Output versus Sense Input Voltage Figure 10. Sense Thresholds versus Junction Temperature #### **APPLICATION INFORMATION** #### **Supply Voltage Transient** High supply voltage transients can cause a reset output signal perturbation. For supply voltages greater than 8.0~V the circuit shows a high immunity of the reset output against supply transients of more than $100~V/\mu s$ . For supply voltages less than 8.0 V supply transients of more than 0.4 V/µs can cause a reset signal perturbation. To improve the transient behavior for supply voltages less than 8.0 V a capacitor at Pin 3 can be used. A capacitor at Pin 3 (C3 $\leq$ 1.0 µF) reduces also the output noise. Figure 11. Application Schematic #### **OPERATING DESCRIPTION** The L4949 is a monolithic integrated low dropout voltage regulator. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. Nevertheless, it is suitable also in other applications where the present functions are required. The modular approach of this device allows the use of other features and functions independently when required. #### Voltage Regulator The voltage regulator uses an isolated Collector Vertical PNP transistor as a regulating element. With this structure, very low dropout voltage at currents up to 100 mA is obtained. The dropout operation of the standby regulator is maintained down to 3.0 V input supply voltage. The output voltage is regulated up to the transient input supply voltage of 35 V. With this feature no functional interruption due to overvoltage pulses is generated. The typical curve showing the standby output voltage as a function of the input supply voltage is shown in Figure 13. The current consumption of the device (quiescent current) is less than $200 \, \mu A$ . To reduce the quiescent current peak in the undervoltage region and to improve the transient response in this region, the dropout voltage is controlled. The quiescent current as a function of the supply input voltage is shown in Figure 14. #### Short Circuit Protection: The maximum output current is internally limited. In case of short circuit, the output current is foldback current limited as described in Figure 12. Figure 12. Foldback Characteristic of Vout Figure 13. Output Voltage versus Supply Voltage Figure 14. Quiescent Current versus Supply Voltage Preregulator To improve the transient immunity a preregulator stabilizes the internal supply voltage to 6.0 V. This internal voltage is present at Pin 3 ( $V_Z$ ). This voltage should not be used as an output because the output capability is very small ( $\leq 100 \, \mu A$ ). This output may be used as an option when better transient behavior for supply voltages less than 8.0 V is required. In this case a capacitor (100 nF - 1.0 $\mu F)$ must be connected between Pin 3 and Gnd. If this feature is not used Pin 3 must be left open. #### **Reset Circuit** The block circuit diagram of the reset circuit is shown in Figure 15. The reset circuit supervises the output voltage. The reset threshold of 4.5 V is defined with the internal reference voltage and standby output divider. The reset pulse delay time $t_{RD}$ , is defined with the charge time of an external capacitor $C_T$ : $$t_{RD} = \frac{C_T \, x \, 2.0 \, V}{2.0 \, \mu A}$$ The reaction time of the reset circuit originates from the discharge time limitation of the reset capacitor $C_T$ and is proportional to the value of $C_T$ . The reaction time of the reset circuit increases the noise immunity. Figure 15. Reset Circuit Standby output voltage drops below the reset threshold only a bit longer than the reaction time results in a shorter reset delay time. The nominal reset delay time will be generated for standby output voltage drops longer than approximately 50 $\mu$ s. The typical reset output waveforms are shown in Figure 16. Figure 16. Typical Reset Output Waveforms Sense Comparator The sense comparator compares an input signal with an internal voltage reference of typical 1.23 V. The use of an external voltage divider makes this comparator very flexible in the application. It can be used to supervise the input voltage either before or after the protection diode and to give additional information to the microprocessor like low voltage warnings. #### **PACKAGE DIMENSIONS** #### **N SUFFIX** PLASTIC PACKAGE CASE 626-05 ISSUE L - NOTES: 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.40 | 10.16 | 0.370 | 0.400 | | | В | 6.10 | 6.60 | 0.240 | 0.260 | | | С | 3.94 | 4.45 | 0.155 | 0.175 | | | D | 0.38 | 0.51 | 0.015 | 0.020 | | | F | 1.02 | 1.78 | 0.040 | 0.070 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 0.76 | 1.27 | 0.030 | 0.050 | | | J | 0.20 | 0.30 | 0.008 | 0.012 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 7.62 BSC | | 0.300 BSC | | | | M | | 10° | | 10° | | | N | 0.76 | 1.01 | 0.030 | 0.040 | | #### **PACKAGE DIMENSIONS** #### **D SUFFIX** PLASTIC PACKAGE CASE 751-07 ISSUE W - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 4. MAXIMUM MOLD PROTITIONING 6.13 (6.506), 2... SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.2 | 7 BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | M | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5 80 | 6.20 | 0.228 0.244 | | | # **Notes** # **Notes** ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada #### N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com #### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support **Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.