Preferred Devices # **Silicon Power Transistors** The MJW21195 and MJW21196 utilize Perforated Emitter technology and are specifically designed for high power audio output, disk head positioners and linear applications. #### **Features** - Total Harmonic Distortion Characterized - High DC Current Gain $h_{FE} = 20 \text{ Min } @ I_C = 8 \text{ Adc}$ - Excellent Gain Linearity - High SOA: 2.25 A, 80 V, 1 Second - Pb-Free Packages are Available\* #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------|-----------------------------------|-------------|-----------| | Collector–Emitter Voltage | $V_{CEO}$ | 250 | Vdc | | Collector-Base Voltage | V <sub>CBO</sub> | 400 | Vdc | | Emitter-Base Voltage | V <sub>EBO</sub> | 5.0 | Vdc | | Collector–Emitter Voltage – 1.5 V | V <sub>CEX</sub> | 400 | Vdc | | Collector Current – Continuous – Peak (Note 1) | I <sub>C</sub> | 16<br>30 | Adc | | Base Current – Continuous | I <sub>B</sub> | 5.0 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate Above 25°C | P <sub>D</sub> | 200<br>1.43 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | | |-----------------------------------------|-----------------|-----|------|--| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 0.7 | °C/W | | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 40 | °C/W | | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. 1. Pulse Test: Pulse Width = 5 $\mu$ s, Duty Cycle $\leq$ 10%. #### ON Semiconductor® http://onsemi.com # 16 AMPERES COMPLEMENTARY SILICON POWER TRANSISTORS 250 VOLTS, 200 WATTS #### **MARKING DIAGRAM** x = 5 or 6 A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### ORDERING INFORMATION | Device | Package | Shipping | |-----------|---------------------|---------------| | MJW21195 | TO-247 | 30 Units/Rail | | MJW21195G | TO-247<br>(Pb-Free) | 30 Units/Rail | | MJW21196 | TO-247 | 30 Units/Rail | | MJW21196G | TO-247<br>(Pb-Free) | 30 Units/Rail | **Preferred** devices are recommended choices for future use and best overall value. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Typical | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|-------------|---------|----------|------| | OFF CHARACTERISTICS | | | - | | | | | Collector–Emitter Sustaining Voltage ( $I_C = 100 \text{ mAdc}, I_B = 0$ ) | | V <sub>CEO(sus)</sub> | 250 | - | _ | Vdc | | Collector Cutoff Current (V <sub>CE</sub> = 200 Vdc, I <sub>B</sub> = 0) | | I <sub>CEO</sub> | _ | - | 100 | μAdc | | Emitter Cutoff Current (V <sub>CE</sub> = 5 Vdc, I <sub>C</sub> = 0) | | I <sub>EBO</sub> | _ | _ | 50 | μAdc | | Collector Cutoff Current (V <sub>CE</sub> = 250 Vdc, V <sub>BE(off)</sub> = 1.5 Vdc) | | I <sub>CEX</sub> | _ | _ | 50 | μAdc | | SECOND BREAKDOWN | | | | | | | | Second Breakdown Collector Current with Base Forward Biase (V <sub>CE</sub> = 50 Vdc, t = 1 s (non-repetitive) (V <sub>CE</sub> = 80 Vdc, t = 1 s (non-repetitive) | ed | I <sub>S/b</sub> | 4.0<br>2.25 | | <u>-</u> | Adc | | ON CHARACTERISTICS | | | - | | | | | DC Current Gain ( $I_C = 8$ Adc, $V_{CE} = 5$ Vdc) ( $I_C = 16$ Adc, $I_B = 5$ Adc) | | h <sub>FE</sub> | 20<br>8 | | 80<br>- | | | Base–Emitter On Voltage (I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 5 Vdc) | | V <sub>BE(on)</sub> | _ | - | 2.0 | Vdc | | Collector–Emitter Saturation Voltage ( $I_C = 8$ Adc, $I_B = 0.8$ Adc) ( $I_C = 16$ Adc, $I_B = 3.2$ Adc) | | V <sub>CE(sat)</sub> | _<br>_ | | 1.0<br>3 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | | | Total Harmonic Distortion at the Output $V_{RMS} = 28.3 \text{ V}$ , f = 1 kHz, $P_{LOAD} = 100 \text{ W}_{RMS}$ | h <sub>FE</sub><br>unmatched | T <sub>HD</sub> | _ | 0.8 | | % | | (Matched pair h <sub>FE</sub> = 50 @ 5 A/5 V) | h <sub>FE</sub><br>matched | | _ | 0.08 | | | | Current Gain Bandwidth Product<br>(I <sub>C</sub> = 1 Adc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 1 MHz) | | f <sub>T</sub> | 4 | _ | - | MHz | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f <sub>test</sub> = 1 MHz) | | C <sub>ob</sub> | - | - | 500 | pF | #### **TYPICAL CHARACTERISTICS** $I_{C}$ , COLLECTOR CURRENT (AMPS) Figure 5. DC Current Gain, $V_{CE} = 5 \text{ V}$ $I_{C}$ , COLLECTOR CURRENT (AMPS) Figure 6. DC Current Gain, $V_{CE} = 5 \text{ V}$ #### **TYPICAL CHARACTERISTICS** Figure 7. Typical Output Characteristics Figure 8. Typical Output Characteristics 25 Figure 9. Typical Saturation Voltages Figure 10. Typical Saturation Voltages Figure 11. Typical Base-Emitter Voltage Figure 12. Typical Base-Emitter Voltage There are two limitations on the power handling ability of a transistor; average junction temperature and secondary breakdown. Safe operating area curves indicate I<sub>C</sub> - V<sub>CE</sub> limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 13 is based on $T_{J(pk)} = 150$ °C; $T_C$ is variable depending on conditions. At high case temperatures, thermal limitations will reduce the power than can be handled to values less than the limitations imposed by second breakdown. #### TYPICAL CHARACTERISTICS Figure 13. Active Region Safe Operating Area Figure 14. Active Region Safe Operating Area 100 100 ms 1000 Figure 15. MJW21195 Typical Capacitance Figure 16. MJW21196 Typical Capacitance **Figure 17. Typical Total Harmonic Distortion** Figure 18. Total Harmonic Distortion Test Circuit #### PACKAGE DIMENSIONS TO-247 PSI CASE 340L-02 ISSUE D #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI V14 5M 1982 - 2. CONTROLLING DIMENSION: MILLIMETER. | | MILLIMETERS | | INCHES | | | |-----|-------------|-------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 20.32 | 21.08 | 0.800 | 8.30 | | | В | 15.75 | 16.26 | 0.620 | 0.640 | | | С | 4.70 | 5.30 | 0.185 | 0.209 | | | D | 1.00 | 1.40 | 0.040 | 0.055 | | | Е | 2.20 | 2.60 | 0.087 | 0.102 | | | F | 1.65 | 2.13 | 0.065 | 0.084 | | | G | 5.45 BSC | | 0.215 BSC | | | | Н | 1.50 | 2.49 | 0.059 | 0.098 | | | J | 0.40 | 0.80 | 0.016 | 0.031 | | | K | 20.06 | 20.83 | 0.790 | 0.820 | | | L | 5.40 | 6.20 | 0.212 | 0.244 | | | N | 4.32 | 5.49 | 0.170 | 0.216 | | | P | - | 4.50 | | 0.177 | | | Q | 3.55 | 3.65 | 0.140 | 0.144 | | | U | 6.15 | BSC | 0.242 BSC | | | | W | 2.87 | 3.12 | 0.113 | 0.123 | | ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.