# High Performance Current Mode Controllers The UC3842A, UC3843A series of high performance fixed frequency current mode controllers are specifically designed for off—line and Dc—to—Dc converter applications offering the designer a cost effective solution with minimal external components. These integrated circuits feature a trimmed oscillator for precise duty cycle control, a temperature compensated reference, high gain error amplifier, current sensing comparator, and a high current totem pole output ideally suited for driving a power MOSFET. Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, programmable output deadtime, and a latch for single pulse metering. These devices are available in an 8-pin dual-in-line plastic package as well as the 14-pin plastic surface mount (SOIC-14). The SOIC-14 package has separate power and ground pins for the totem pole output stage. The UCX842A has UYLO thresholds of 16~V (on) and 10~V (off), ideally suited for off–line converters. The UCX843A is tailored for lower voltage applications having UVLO thresholds of 8.5~V (on) and 7.6~V (off). ### **Features** - Trimmed Oscillator Discharge Current for Precise Duty Cycle Control - Current Mode Operation to 500 kHz - Automatic Feed Forward Compensation - Latching PWM for Cycle-By-Cycle Current Limiting - Internally Trimmed Reference with Undervoltage Lockout - High Current Totem Pole Output - Undervoltage Lockout with Hysteresis - Low Startup and Operating Current - Direct Interface with ON Semiconductor SENSEFET™ Products - Pb-Free Packages are Available ON Semiconductor® http://onsemi.com PDIP-8 N SUFFIX CASE 626 SOIC-14 D SUFFIX CASE 751A SOIC-8 D1 SUFFIX CASE 751 #### PIN CONNECTIONS #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 15 of this data sheet. #### **DEVICE MARKING INFORMATION** See general marking information in the device marking section on page 16 of this data sheet. Pin numbers in parenthesis are for the D suffix SOIC-14 package. Figure 1. Simplified Block Diagram #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------|-------------------------| | Bias and Driver Voltages (Zero Series Impedance, see also Total Device spec) | $V_{CC}, V_{C}$ | 30 | V | | Total Power Supply and Zener Current | $(I_{CC} + I_Z)$ | 30 | mA | | Output Current, Source or Sink (Note 1) | I <sub>O</sub> | 1.0 | Α | | Output Energy (Capacitive Load per Cycle) | W | 5.0 | μJ | | Current Sense and Voltage Feedback Inputs | V <sub>in</sub> | - 0.3 to + 5.5 | V | | Error Amp Output Sink Current | I <sub>O</sub> | 10 | mA | | Power Dissipation and Thermal Characteristics D Suffix, Plastic Package Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction–to–Air N Suffix, Plastic Package Maximum Power Dissipation @ T <sub>A</sub> = 25°C Thermal Resistance, Junction–to–Air | P <sub>D</sub><br>R <sub>θ</sub> JA<br>P <sub>D</sub><br>R <sub>θ</sub> JA | 862<br>145<br>1.25<br>100 | mW<br>°C/W<br>W<br>°C/W | | Operating Junction Temperature | TJ | + 150 | °C | | Operating Ambient Temperature UC3842A, UC3843A UC2842A, UC2843A | T <sub>A</sub> | 0 to + 70<br>- 25 to + 85 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 65 to + 150 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. 1. Maximum Package power dissipation limits must be observed. **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$ , [Note 2], $R_T = 10 \text{ k}$ , $C_T = 3.3 \text{ nF}$ , $T_A = T_{low}$ to $T_{high}$ [Note 3], unless otherwise noted.) | | | UC284XA | | | | UC384XA | | | |---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------|------------|------------|-------------|------------|------------|-------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | REFERENCE SECTION | | | | | | | | | | Reference Output Voltage (I <sub>O</sub> = 1.0 mA, T <sub>J</sub> = 25°C) | $V_{ref}$ | 4.95 | 5.0 | 5.05 | 4.9 | 5.0 | 5.1 | V | | Line Regulation (V <sub>CC</sub> = 12 V to 25 V) | Reg <sub>line</sub> | _ | 2.0 | 20 | _ | 2.0 | 20 | mV | | Load Regulation (I <sub>O</sub> = 1.0 mA to 20 mA) | Reg <sub>load</sub> | _ | 3.0 | 25 | _ | 3.0 | 25 | mV | | Temperature Stability | T <sub>S</sub> | _ | 0.2 | _ | _ | 0.2 | _ | mV/°C | | Total Output Variation over Line, Load, Temperature | V <sub>ref</sub> | 4.9 | _ | 5.1 | 4.82 | _ | 5.18 | V | | Output Noise Voltage (f = 10 Hz to 10 kHz, T <sub>J</sub> = 25°C) | V <sub>n</sub> | _ | 50 | _ | _ | 50 | - | μV | | Long Term Stability (T <sub>A</sub> = 125°C for 1000 Hours) | S | _ | 5.0 | _ | _ | 5.0 | _ | mV | | Output Short Circuit Current | I <sub>SC</sub> | - 30 | - 85 | - 180 | - 30 | - 85 | - 180 | mA | | OSCILLATOR SECTION | | - | - | • | - | - | • | | | Frequency $T_J = 25^{\circ}C$ $T_A = T_{low}$ to $T_{high}$ | f <sub>osc</sub> | 47<br>46 | 52<br>- | 57<br>60 | 47<br>46 | 52<br>- | 57<br>60 | kHz | | Frequency Change with Voltage (V <sub>CC</sub> = 12 V to 25 V) | $\Delta f_{\text{OSC}}/\Delta_{\text{V}}$ | _ | 0.2 | 1.0 | _ | 0.2 | 1.0 | % | | Frequency Change with Temperature $T_A = T_{low}$ to $T_{high}$ | $\Delta f_{OSC}/\Delta_T$ | _ | 5.0 | _ | _ | 5.0 | - | % | | Oscillator Voltage Swing (Peak-to-Peak) | V <sub>osc</sub> | _ | 1.6 | _ | _ | 1.6 | _ | V | | Discharge Current ( $V_{osc} = 2.0 \text{ V}$ )<br>$T_J = 25^{\circ}\text{C}$<br>$T_A = T_{low} \text{ to } T_{high}$ | I <sub>dischg</sub> | 7.5<br>7.2 | 8.4<br>- | 9.3<br>9.5 | 7.5<br>7.2 | 8.4<br>- | 9.3<br>9.5 | mA | | ERROR AMPLIFIER SECTION | | | | | | | | | | Voltage Feedback Input (V <sub>O</sub> = 2.5 V) | $V_{FB}$ | 2.45 | 2.5 | 2.55 | 2.42 | 2.5 | 2.58 | V | | Input Bias Current (V <sub>FB</sub> = 2.7 V) | I <sub>IB</sub> | _ | -0.1 | -1.0 | _ | -0.1 | -2.0 | μΑ | | Open Loop Voltage Gain (V <sub>O</sub> = 2.0 V to 4.0 V) | A <sub>VOL</sub> | 65 | 90 | _ | 65 | 90 | _ | dB | | Unity Gain Bandwidth (T <sub>J</sub> = 25°C) | BW | 0.7 | 1.0 | _ | 0.7 | 1.0 | _ | MHz | | Power Supply Rejection Ratio (V <sub>CC</sub> = 12 V to 25 V) | PSRR | 60 | 70 | _ | 60 | 70 | _ | dB | | Output Current<br>Sink ( $V_O = 1.1 \text{ V}$ , $V_{FB} = 2.7 \text{ V}$ )<br>Source ( $V_O = 5.0 \text{ V}$ , $V_{FB} = 2.3 \text{ V}$ ) | I <sub>Sink</sub><br>I <sub>Source</sub> | 2.0<br>-0.5 | 12<br>-1.0 | -<br>- | 2.0<br>-0.5 | 12<br>-1.0 | -<br>- | mA | | Output Voltage Swing<br>High State ( $R_L$ = 15 k to ground, $V_{FB}$ = 2.3 V)<br>Low State ( $R_L$ = 15 k to $V_{ref}$ , $V_{FB}$ = 2.7 V) | V <sub>OH</sub><br>V <sub>OL</sub> | 5.0<br>- | 6.2<br>0.8 | _<br>1.1 | 5.0<br>- | 6.2<br>0.8 | -<br>1.1 | V | Adjust V<sub>CC</sub> above the Startup threshold before setting to 15 V. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. T<sub>low</sub> = 0°C for UC3842A, UC3843A T<sub>high</sub> = +70°C for UC3842A, UC3843A <sup>-25°</sup>C for UC2842A, UC2843A <sup>+85°</sup>C for UC2842A, UC2843A **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 15 \text{ V}$ , [Note 4], $R_T = 10 \text{ k}$ , $C_T = 3.3 \text{ nF}$ , $T_A = T_{low}$ to $T_{high}$ [Note 5], unless otherwise noted.) | | | UC284XA | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------|----------------------------|----------------------|--------------------|----------------------------|-----------------|------| | Characteristics | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | CURRENT SENSE SECTION | | | | | | | | | | Current Sense Input Voltage Gain (Notes 6 & 7) | $A_V$ | 2.85 | 3.0 | 3.15 | 2.85 | 3.0 | 3.15 | V/V | | Maximum Current Sense Input Threshold (Note 6) | V <sub>th</sub> | 0.9 | 1.0 | 1.1 | 0.9 | 1.0 | 1.1 | V | | Power Supply Rejection Ratio<br>V <sub>CC</sub> = 12 to 25 V (Note 6) | PSRR | - | 70 | - | - | 70 | - | dB | | Input Bias Current | I <sub>IB</sub> | _ | -2.0 | -10 | _ | -2.0 | -10 | μΑ | | Propagation Delay (Current Sense Input to Output) | t <sub>PLH(in/out)</sub> | _ | 150 | 300 | _ | 150 | 300 | ns | | OUTPUT SECTION | | | | | | | | | | Output Voltage Low State (I <sub>Sink</sub> = 20 mA) (I <sub>Sink</sub> = 200 mA) High State (I <sub>Sink</sub> = 20 mA) (I <sub>Sink</sub> = 200 mA) | V <sub>OL</sub><br>V <sub>OH</sub> | -<br>-<br>13<br>12 | 0.1<br>1.6<br>13.5<br>13.4 | 0.4<br>2.2<br>-<br>- | -<br>-<br>13<br>12 | 0.1<br>1.6<br>13.5<br>13.4 | 0.4<br>2.2<br>- | V | | Output Voltage with UVLO Activated V <sub>CC</sub> = 6.0 V, I <sub>Sink</sub> = 1.0 mA | V <sub>OL(UVLO)</sub> | - | 0.1 | 1.1 | - | 0.1 | 1.1 | V | | Output Voltage Rise Time ( $C_L = 1.0 \text{ nF}, T_J = 25^{\circ}\text{C}$ ) | t <sub>r</sub> | - | 50 | 150 | _ | 50 | 150 | ns | | Output Voltage Fall Time ( $C_L = 1.0 \text{ nF}, T_J = 25^{\circ}\text{C}$ ) | t <sub>f</sub> | - | 50 | 150 | _ | 50 | 150 | ns | | UNDERVOLTAGE LOCKOUT SECTION | | | | | | | | | | Startup Threshold<br>UCX842A<br>UCX843A | $V_{th}$ | 15<br>7.8 | 16<br>8.4 | 17<br>9.0 | 14.5<br>7.8 | 16<br>8.4 | 17.5<br>9.0 | V | | Minimum Operating Voltage After Turn-On<br>UCX842A<br>UCX843A | V <sub>CC(min)</sub> | 9.0<br>7.0 | 10<br>7.6 | 11<br>8.2 | 8.5<br>7.0 | 10<br>7.6 | 11.5<br>8.2 | V | | PWM SECTION | | - | - | - | - | - | | - | | Duty Cycle<br>Maximum<br>Minimum | DC <sub>max</sub><br>DC <sub>min</sub> | 94<br>- | 96<br>- | _<br>0 | 94<br>- | 96<br>- | _<br>0 | % | | TOTAL DEVICE | | | | | | | | | | Power Supply Current (Note 4) Startup: (V <sub>CC</sub> = 6.5 V for UCX843A, 14 V for UCX842A) Operating | I <sub>CC</sub> | -<br>- | 0.5<br>12 | 1.0<br>17 | -<br>- | 0.5<br>12 | 1.0<br>17 | mA | | Power Supply Zener Voltage (I <sub>CC</sub> = 25 mA) | V <sub>Z</sub> | 30 | 36 | _ | 30 | 36 | _ | V | This parameter is measured at the latch trip point with V<sub>FB</sub> = 0 V. Comparator gain is defined as: A<sub>V</sub> ΔV Output Compensation ΔV Current Sense Input Figure 2. Timing Resistor versus Oscillator Frequency Figure 3. Output Deadtime versus Oscillator Frequency Figure 4. Oscillator Discharge Current versus Temperature Figure 5. Maximum Output Duty Cycle versus Timing Resistor Figure 6. Error Amp Small Signal Transient Response Figure 7. Error Amp Large Signal Transient Response Figure 8. Error Amp Open Loop Gain and Phase versus Frequency Figure 9. Current Sense Input Threshold versus Error Amp Output Voltage Figure 10. Reference Voltage Change versus Source Current Figure 11. Reference Short Circuit Current versus Temperature Figure 12. Reference Load Regulation Figure 13. Reference Line Regulation Figure 14. Output Saturation Voltage versus Load Current Figure 15. Output Waveform **Figure 16. Output Cross Conduction** Figure 17. Supply Current versus Supply Voltage Figure 18. Representative Block Diagram Figure 19. Timing Diagram #### **OPERATING DESCRIPTION** The UC3842A, UC3843A series are high performance, fixed frequency, current mode controllers. They are specifically designed for Off–Line and dc–to–dc converter applications offering the designer a cost effective solution with minimal external components. A representative block diagram is shown in Figure 18. #### Oscillator The oscillator frequency is programmed by the values selected for the timing components R<sub>T</sub> and C<sub>T</sub>. Capacitor C<sub>T</sub> is charged from the 5.0 V reference through resistor R<sub>T</sub> to approximately 2.8 V and discharged to 1.2 V by an internal current sink. During the discharge of C<sub>T</sub>, the oscillator generates and internal blanking pulse that holds the center input of the NOR gate high. This causes the Output to be in a low state, thus producing a controlled amount of output deadtime. Figure 2 shows R<sub>T</sub> versus Oscillator Frequency and Figure 3, Output Deadtime versus Frequency, both for given values of C<sub>T</sub>. Note that many values of R<sub>T</sub> and C<sub>T</sub> will give the same oscillator frequency but only one combination will yield a specific output deadtime at a given frequency. The oscillator thresholds are temperature compensated, and the discharge current is trimmed and guaranteed to within $\pm 10\%$ at $T_{\rm I} = 25$ °C. These internal circuit refinements minimize variations of oscillator frequency and maximum output duty cycle. The results are shown in Figures 4 and 5. In many noise sensitive applications it may be desirable to frequency-lock the converter to an external system clock. This can be accomplished by applying a clock signal to the circuit shown in Figure 21. For reliable locking, the free-running oscillator frequency should be set about 10% less than the clock frequency. A method for multi unit synchronization is shown in Figure 22. By tailoring the clock waveform, accurate Output duty cycle clamping can be achieved. #### **Error Amplifier** A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical dc voltage gain of 90 dB, and a unity gain bandwidth of 1.0 MHz with 57 degrees of phase margin (Figure 8). The noninverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current is $-2.0~\mu\text{A}$ which can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance. The Error Amp Output (Pin 1) is provide for external loop compensation (Figure 31). The output voltage is offset by two diode drops ( $\approx 1.4~\rm V$ ) and divided by three before it connects to the inverting input of the Current Sense Comparator. This guarantees that no drive pulses appear at the Output (Pin 6) when Pin 1 is at its lowest state (V<sub>OL</sub>). This occurs when the power supply is operating and the load is removed, or at the beginning of a soft-start interval (Figures 24, 25). The Error Amp minimum feedback resistance is limited by the amplifier's source current (0.5 mA) and the required output voltage ( $V_{OH}$ ) to reach the comparator's 1.0 V clamp level: $$R_{f(min)} \approx \frac{3.0 (1.0 \text{ V}) + 1.4 \text{ V}}{0.5 \text{ mA}} = 8800 \Omega$$ #### **Current Sense Comparator and PWM Latch** The UC3842A, UC3843A operate as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier Output/Compensation (Pin1). Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The current Sense Comparator PWM Latch configuration used ensures that only a single pulse appears at the Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting the ground referenced sense resistor R<sub>S</sub> in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 3) and compared a level derived from the Error Amp Output. The peak inductor current under normal operating conditions is controlled by the voltage at pin 1 where: $$I_{pk} = \frac{V_{(Pin 1)} - 1.4 \text{ V}}{3 \text{ Rs}}$$ Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 1.0 V. Therefore the maximum peak switch current is: $$I_{pk(max)} = \frac{1.0 \text{ V}}{R_S}$$ When designing a high power switching regulator it becomes desirable to reduce the internal clamp voltage in order to keep the power dissipation of $R_S$ to a reasonable level. A simple method to adjust this voltage is shown in Figure 23. The two external diodes are used to compensate the internal diodes yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the $I_{pk(max)}$ clamp voltage. A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the power transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense Input with a time constant that approximates the spike duration will usually eliminate the instability; refer to Figure 27. #### **PIN FUNCTION DESCRIPTION** | Pin | | | | |-------|-----------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8-Pin | 8-Pin 14-Pin Function | | Description | | 1 | 1 | Compensation | This pin is Error Amplifier output and is made available for loop compensation. | | 2 | 3 | Voltage<br>Feedback | This is the inverting input of the Error Amplifier. It is normally connected to the switching power supply output through a resistor divider. | | 3 | 5 | Current Sense | A voltage proportional to inductor current is connected to this input. The PWM uses this information to terminate the output switch conduction. | | 4 | 7 | R <sub>T</sub> /C <sub>T</sub> | The Oscillator frequency and maximum Output duty cycle are programmed by connecting resistor $R_T$ to $V_{\text{ref}}$ and capacitor $C_T$ to ground. Operation to 500 kHz is possible. | | 5 | _ | GND | This pin is the combined control circuitry and power ground (8-pin package only). | | 6 | 10 | Output | This output directly drives the gate of a power MOSFET. Peak currents up to 1.0 A are sourced and sunk by this pin. | | 7 | 12 | V <sub>CC</sub> | This pin is the positive supply of the control IC. | | 8 | 14 | $V_{ref}$ | This is the reference output. It provides charging current for capacitor $C_T$ through resistor $R_T$ . | | - | 8 | Power Ground | This pin is a separate power ground return (14–pin package only) that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry. | | - | 11 | V <sub>C</sub> | The Output high state (V <sub>OH</sub> ) is set by the voltage applied to this pin (14–pin package only). With a separate power source connection, it can reduce the effects of switching transient noise on the control circuitry. | | _ | 9 | GND | This pin is the control circuitry ground return (14–pin package only) and is connected back to the power source ground. | | _ | 2,4,6,13 | NC | No connection (14-pin package only). These pins are not internally connected. | #### **Undervoltage Lockout** Two undervoltage lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stage is enabled. The positive power supply terminal $(V_{CC})$ and the reference output $(V_{ref})$ are each monitored by separate comparators. Each has built-in hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The V<sub>CC</sub> comparator upper and lower thresholds are 16 V/10 V for the UCX842A, and 8.4 V/7.6 V for the UCX843A. The V<sub>ref</sub> comparator upper and lower thresholds are 3.6V/3.4 V. The large hysteresis and low startup current of the UCX842A makes it ideally suited in off-line converter applications where efficient bootstrap startup techniques are required (Figure 34). The UCX843A is intended for lower voltage dc to dc converter applications. A 36 V zener is connected as a shunt regulator form V<sub>CC</sub> to ground. Its purpose is to protect the IC from excessive voltage that can occur during system startup. The minimum operating voltage for the UCX842A is 11 V and 8.2 V for the UCX843A. #### Output These devices contain a single totem pole output stage that was specifically designed for direct drive of power MOSFETs. It is capable of up to $\pm 1.0$ A peak drive current and has a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Output in a sinking mode whenever an undervoltage lockout is active. This characteristic eliminates the need for an external pull—down resistor. The SOIC–14 surface mount package provides separate pins for $V_{\rm C}$ (output supply) and Power Ground. Proper implementation will significantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the $I_{\rm pk(max)}$ clamp level. The separate $V_{\rm C}$ supply input allows the designer added flexibility in tailoring the drive voltage independent of $V_{\rm CC}$ . A zener clamp is typically connected to this input when driving power MOSFETs in systems where $V_{\rm CC}$ is greater than 20 V. Figure 26 shows proper power and control ground connections in a current sensing power MOSFET application. #### Reference The 5.0 V bandgap reference is trimmed to $\pm 1.0\%$ tolerance at $T_J = 25^{\circ}\text{C}$ on the UC284XA, and $\pm 2.0\%$ on the UC384XA. Its primary purpose is to supply charging current to the oscillator timing capacitor. The reference has short circuit protection and is capable of providing in excess of 20 mA for powering additional control system circuitry. #### **DESIGN CONSIDERATIONS** Do not attempt to construct the converter on wire-wrap or plug-in prototype boards. High Frequency circuit layout techniques are imperative to prevent pulse width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feedback inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low-current signal and high-current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1 μF) connected directly to V<sub>CC</sub>, V<sub>C</sub>, and V<sub>ref</sub> may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage divider should be located close to the IC and as far as possible from the power switch and other noise generating components. Current mode converters can exhibit subharmonic oscillations when operating at a duty cycle greater than 50% with continuous inductor current. This instability is independent of the regulators closed-loop characteristics and is caused by the simultaneous operating conditions of fixed frequency and peak current detecting. Figure 20A shows the phenomenon graphically. At t<sub>0</sub>, switch conduction begins, causing the inductor current to rise at a slope of m<sub>1</sub>. This slope is a function of the input voltage divided by the inductance. At t<sub>1</sub>, the Current Sense Input reaches the threshold established by the control voltage. This causes the switch to turn off and the current to decay at a slope of m<sub>2</sub> until the next oscillator cycle. The unstable condition can be shown if a perturbation is added to the control voltage, resulting in a small $\Delta I$ (dashed line). With a fixed oscillator period, the current decay time is reduced, and the minimum current at switch turn-on (t<sub>2</sub>) is increased by $\Delta I + \Delta I \text{ m2/m1}$ . The minimum current at the next cycle (t<sub>3</sub>) decreases to $(\Delta I + _{\Lambda} I m_2/m_1)$ $(m_2/m_1)$ . This perturbation is multiplied by m2.m1 on each succeeding cycle, alternately increasing and decreasing the inductor current at switch turn-on. Several oscillator cycles may be required before the inductor current reaches zero causing the process to commence again. If m<sub>2</sub>/m<sub>1</sub> is greater than 1, the converter will be unstable. Figure 20B shows that by adding an artificial ramp that is synchronized with the PWM clock to the control voltage, the $\Delta I$ perturbation will decrease to zero on succeeding cycles. This compensation ramp (m<sub>3</sub>) must have a slope equal to or slightly greater than m2/2 for stability. With m<sub>2</sub>/2 slope compensation, the average inductor current follows the control voltage yielding true current mode operation. The compensating ramp can be derived from the oscillator and added to either the Voltage Feedback or Current Sense inputs (Figure 33). Figure 20. Continuous Current Waveforms The diode clamp is required if the Sync amplitude is large enough to cause the bottom side of CT to go more than 300 mV below ground. R 8(14) $R_{\text{A}}$ Bias R Osc 4(7) S $\circ$ ĒΑ MC1455 2(3) 1(1) 5(9) To Additional $f = \frac{1.44}{(R_A + 2R_B)C}$ UCX84XA's R<sub>A</sub> + 2R<sub>B</sub> Figure 22. External Duty Cycle Clamp and Multi Unit Synchronization ### Figure 21. External Clock Synchronization Figure 23. Adjustable Reduction of Clamp Level Figure 24. Soft-Start Circuit Figure 25. Adjustable Buffered Reduction of Clamp Level with Soft-Start Figure 26. Current Sensing Power MOSFET The addition of the RC filter will eliminate instability caused by the leading edge spike on the current waveform. Figure 27. Current Waveform Spike Suppression Series gate resistor $R_g$ will damp any high frequency parasitic oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate–source circuit. Figure 28. MOSFET Parasitic Oscillations The totem–pole output can furnish negative base current for enhanced transistor turn–off, with the addition of capacitor $C_1$ . Figure 29. Bipolar Transistor Drive Figure 30. Isolated MOSFET Drive The MCR101 SCR must be selected for a holding of less than 0.5 mA at $T_{A(min)}$ . The simple two transistor circuit can be used in place of the SCR as shown. All resistors are 10 k. Figure 31. Latched Shutdown Error Amp compensation circuit for stabilizing any current-mode topology except for boost and flyback converters operating with continuous inductor current. Error Amp compensation circuit for stabilizing current-mode boost and flyback topologies operating with continuous inductor current. Figure 32. Error Amplifier Compensation The buffered oscillator ramp can be resistively summed with either the voltage feedback or current sense inputs to provide slope compensation. Figure 33. Slope Compensation | Test | Conditions | Results | |----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Line Regulation: 5.0 V<br>± 12 V | V <sub>in</sub> = 95 Vac to 130 Vac | $\Delta$ = 50 mV or ± 0.5%<br>$\Delta$ = 24 mV or ± 0.1% | | Load Regulation: 5.0 V ± 12 V | V <sub>in</sub> = 115 Vac, I <sub>out</sub> = 1.0 A to 4.0 A<br>V <sub>in</sub> = 115 Vac, I <sub>out</sub> = 100 mA to 300 mA | $\Delta = 300 \text{ mV or } \pm 3.0\%$ $\Delta = 60 \text{ mV or } \pm 0.25\%$ | | Output Ripple: 5.0 V ± 12 V | V <sub>in</sub> = 115 Vac | 40 mV <sub>pp</sub><br>80 mV <sub>pp</sub> | | Efficiency | V <sub>in</sub> = 115 Vac | 70% | All outputs are at nominal load currents, unless otherwise noted. # **ORDERING INFORMATION** | Device | Operating<br>Temperature Range | Package | Shipping <sup>†</sup> | |-------------|-----------------------------------------------------|----------------------|-----------------------| | UC3842AN | | PDIP-8 | 50 Units / Rail | | UC3842ANG | | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | UC3842AN2 | | PDIP-8 | 50 Units / Rail | | UC3842AD | | SOIC-14 | 55 Units / Rail | | UC3842ADR2 | | SOIC-14 | 2500 / Tape & Reel | | UC3843AN | | PDIP-8 | 50 Units / Rail | | UC3843ANG | T <sub>A</sub> = 0° to +70°C | PDIP-8<br>(Pb-Free) | 50 Units / Rail | | UC3843AN2 | | PDIP-8 | 50 Units / Rail | | UC3843AD | | SOIC-14 | 55 Units / Rail | | UC3843ADR2 | | SOIC-14 | 2500 / Tape & Reel | | UC3843ADR2G | | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | UC3843AD1 | | SOIC-8 | 98 Units / Rail | | UC3843AD1R2 | | SOIC-8 | 2500 / Tape & Reel | | UC3843AD2R2 | | SOIC-14 | 2500 / Tape & Reel | | UC2842AN | T 0504 0500 | PDIP-8 | 50 Units / Rail | | UC2842AD | $T_A = -25^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-14 | 55 Units / Rail | | UC2842ADG | | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | UC2842ADR2 | | SOIC-14 | 2500 / Tape & Reel | | UC2842ADR2G | | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | UC2843AN | $T_A = -25^{\circ} \text{ to } +85^{\circ}\text{C}$ | PDIP-8 | 50 Units / Rail | | UC2843AD | | SOIC-14 | 55 Units / Rail | | UC2843ADR2 | | SOIC-14 | 2500 / Tape & Reel | | UC2843ADR2G | | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | UC2843AD1 | T 0504 0500 | SOIC-8 | 98 Units / Rail | | UC2843AD1R2 | $T_A = -25^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-8 | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ### **MARKING DIAGRAMS** x = 2 or 3 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week # **PACKAGE DIMENSIONS** PDIP-8 **N SUFFIX** CASE 626-05 **ISSUE L** - NOTES: 1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). 3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. | | MILLIN | IETERS | INCHES | | | |-----|--------|----------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.40 | 10.16 | 0.370 | 0.400 | | | В | 6.10 | 6.60 | 0.240 | 0.260 | | | С | 3.94 | 4.45 | 0.155 | 0.175 | | | D | 0.38 | 0.51 | 0.015 | 0.020 | | | F | 1.02 | 1.78 | 0.040 | 0.070 | | | G | 2.54 | BSC | 0.100 BSC | | | | Н | 0.76 | 1.27 | 0.030 | 0.050 | | | J | 0.20 | 0.30 | 0.008 | 0.012 | | | K | 2.92 | 3.43 | 0.115 | 0.135 | | | L | 7.62 | 7.62 BSC | | BSC | | | M | | 10° | | 10° | | | N | 0.76 | 1.01 | 0.030 | 0.040 | | ### SOIC-14 **D SUFFIX** CASE 751A-03 ISSUE F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DED SIDE. - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0 ° | 7° | 0 ° | 7° | | P | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### PACKAGE DIMENSIONS ### SOIC-8 **D1 SUFFIX** CASE 751-07 **ISSUE AB** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE - MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 | 7 BSC | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | Ν | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### **SOLDERING FOOTPRINT\*** $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 6:1 SENSEFET is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.